## Microchip Technology - PIC16LC771-I/SO Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI                                                     |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 15                                                                        |
| Program Memory Size        | 7KB (4K x 14)                                                             |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                               |
| Data Converters            | A/D 6x12b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 20-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc771-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## FIGURE 2-3: REGISTER FILE MAP

| F                 | File<br>Address | A                 | File<br>ddress |                   | File<br>Address | А                 | File<br>Address |
|-------------------|-----------------|-------------------|----------------|-------------------|-----------------|-------------------|-----------------|
| Indirect addr.(*) | 00h             | Indirect addr.(*) | 80h            | Indirect addr.(*) | 100h            | Indirect addr.(*) | 180h            |
| TMR0              | 01h             | OPTION REG        | 81h            | TMR0              | 101h            | OPTION REG        | 181h            |
| PCL               | 02h             | PCL               | 82h            | PCL               | 102h            | PCL               | 182h            |
| STATUS            | 03h             | STATUS            | 83h            | STATUS            | 103h            | STATUS            | 183h            |
| FSR               | 04h             | FSR               | 84h            | FSR               | 104h            | FSR               | 184h            |
| PORTA             | 05h             | TRISA             | 85h            |                   | 105h            |                   | 185h            |
| PORTB             | 06h             | TRISB             | 86h            | PORTB             | 106h            | TRISB             | 186h            |
|                   | 07h             |                   | 87h            |                   | 107h            |                   | 187h            |
|                   | 08h             |                   | 88h            |                   | 108h            |                   | 188h            |
|                   | 09h             |                   | 89h            |                   | 109h            |                   | 189h            |
| PCLATH            | 0Ah             | PCLATH            | 8Ah            | PCLATH            | 10Ah            | PCLATH            | 18Ah            |
| INTCON            | 0Bh             | INTCON            | 8Bh            | INTCON            | 10Bh            | INTCON            | 18Bh            |
| PIR1              | 0Ch             | PIE1              | 8Ch            | PMDATL            | 10Ch            | PMCON1            | 18Ch            |
| PIR2              | 0Dh             | PIE2              | 8Dh            | PMADRL            | 10Dh            |                   | 18Dh            |
| TMR1L             | 0Eh             | PCON              | 8Eh            | PMDATH            | 10Eh            |                   | 18Eh            |
| TMR1H             | 0Fh             |                   | 8Fh            | PMADRH            | 10Fh            |                   | 18Fh            |
| T1CON             | 10h             |                   | 90h            |                   | 110h            |                   | 190h            |
| TMR2              | 11h             | SSPCON2           | 91h            |                   | 111h            |                   | 191h            |
| T2CON             | 12h             | PR2               | 92h            |                   | 112h            |                   | 192h            |
| SSPBUF            | 13h             | SSPADD            | 93h            |                   | 113h            |                   | 193h            |
| SSPCON            | 14h             | SSPSTAT           | 94h            |                   | 114h            |                   | 194h            |
| CCPR1L            | 15h             | WPUB              | 95h            |                   | 115h            | -                 | 195h            |
| CCPR1H            | 16h             | IOCB              | 96h            |                   | 116h            |                   | 196h            |
| CCP1CON           | 17h             | P1DEL             | 97h            |                   | 117h            |                   | 197h            |
|                   | 18h             |                   | 98h            |                   | 118h            |                   | 198h            |
|                   | 19h             |                   | 99h            |                   | 119h            |                   | 199h            |
|                   | 1Ah             |                   | 9Ah            |                   | 11Ah            |                   | 19Ah            |
|                   | 1Bh             | REFCON            | 9Bh            |                   | 11Bh            |                   | 19Bh            |
|                   | 1Ch             | LVDCON            | 9Ch            |                   | 11Ch            |                   | 19Ch            |
|                   | 1Dh             | ANSEL             | 9Dh            |                   | 11Dh            |                   | 19Dh            |
| ADRESH            | 1Eh             | ADRESL            | 9Eh            |                   | 11Eh            |                   | 19Eh            |
| ADCON0            | 1Fh             | ADCON1            | 9Fh            |                   | 11Fh            |                   | 19Fh            |
|                   | 20h             |                   | A0h            |                   | 120h            |                   | 1A0h            |
|                   |                 | General           |                | Gonoral           |                 |                   |                 |
| Conoral           |                 | Purpose           |                | Purpose           |                 |                   |                 |
| Purpose           |                 | Register          |                | Register          |                 |                   |                 |
| Register          |                 | ou Byles          |                | 80 Bytes          |                 |                   |                 |
| 96 Bytes          |                 |                   | EFh            |                   | 16Fh            |                   | 1EFh            |
|                   |                 | accesses          | F0h            | accesses          | 170h            | accesses          | 1F0h            |
|                   | 75              | 70h-7Fh           |                | 70h - 7Fh         |                 | 70h - 7Fh         |                 |
| Bank 0            | I ∕⊢h           | Bank 1            | FFN            | Bank 2            | 17Fh            | Bank 3            | 1FFh            |
| Danko             |                 | Bailly 1          |                | Durin Z           |                 | Darik J           |                 |

Unimplemented data memory locations, read as '0'.
 \* Not a physical register.

### 2.2.2.4 PIE1 REGISTER

This register contains the individual enable bits for the peripheral interrupts.

Note: Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt.

## REGISTER 2-4: PERIPHERAL INTERRUPT ENABLE REGISTER 1 (PIE1: 8Ch)

|         | U-0                                                                                                                   | R/W-0                         | U-0                                   | U-0           | R/W-0      | R/W-0      | R/W-0        | R/W-0  |
|---------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------|---------------|------------|------------|--------------|--------|
|         | —                                                                                                                     | ADIE                          | —                                     | —             | SSPIE      | CCP1IE     | TMR2IE       | TMR1IE |
|         | bit 7                                                                                                                 | <u> </u>                      |                                       | <u> </u>      | <u> </u>   |            |              | bit 0  |
|         |                                                                                                                       |                               |                                       |               |            |            |              |        |
| bit 7   | Unimplem                                                                                                              | ented: Rea                    | d as '0'                              |               |            |            |              |        |
| bit 6   | ADIE: A/D                                                                                                             | Converter I                   | nterrupt Ena                          | ble bit       |            |            |              |        |
|         | 1 = Enable<br>0 = Disable                                                                                             | s the A/D in<br>es the A/D ir | terrupt<br>nterrupt                   |               |            |            |              |        |
| bit 5-4 | Unimplem                                                                                                              | ented: Rea                    | d as '0'                              |               |            |            |              |        |
| bit 3   | SSPIE: Syr                                                                                                            | nchronous S                   | Serial Port In                        | iterrupt Enal | ole bit    |            |              |        |
|         | 1 = Enable<br>0 = Disable                                                                                             | s the SSP ir<br>s the SSP i   | nterrupt<br>nterrupt                  |               |            |            |              |        |
| bit 2   | CCP1IE: C                                                                                                             | CP1 Interru                   | pt Enable bi                          | t             |            |            |              |        |
|         | 1 = Enable<br>0 = Disable                                                                                             | s the CCP1<br>s the CCP1      | interrupt<br>interrupt                |               |            |            |              |        |
| bit 1   | <b>TMR2IE:</b> ⊤                                                                                                      | MR2 to PR2                    | 2 Match Inte                          | rrupt Enable  | ) bit      |            |              |        |
|         | <ul> <li>1 = Enables the TMR2 to PR2 match interrupt</li> <li>0 = Disables the TMR2 to PR2 match interrupt</li> </ul> |                               |                                       |               |            |            |              |        |
| bit 0   | TMR1IE: ⊤                                                                                                             | MR1 Overfl                    | ow Interrupt                          | Enable bit    |            |            |              |        |
|         | <ul> <li>1 = Enables the TMR1 overflow interrupt</li> <li>0 = Disables the TMR1 overflow interrupt</li> </ul>         |                               |                                       |               |            |            |              |        |
|         | Legend                                                                                                                |                               |                                       |               |            |            |              | ]      |
|         | Legenu.<br>R – Roodo                                                                                                  | bla bit                       | $\lambda \Lambda I = \lambda \Lambda$ | /ritabla bit  | II – Ilmin | nnlomontod | hit road on  | ·0'    |
|         | R = Reada                                                                                                             |                               | vv = vv                               |               |            |            |              | 0      |
|         | - n = Value                                                                                                           | at POR                        | ΄1΄ = Β                               | it is set     | 0' = Bit I | s cleared  | x = Bit is u | nknown |



# FIGURE 3-8: BLOCK DIAGRAM OF RB2/SCK/SCL, RB3/CCP1/P1A, RB4/SDI/SDA, RB5/SDO/P1B

## 7.0 TIMER2 MODULE

The Timer2 module timer has the following features:

- 8-bit timer (TMR2 register)
- 8-bit period register (PR2)
- Readable and writable (Both registers)
- Software programmable prescaler (1:1, 1:4, 1:16)
- Software programmable postscaler (1:1 to 1:16)
- Interrupt on TMR2 match of PR2
- SSP module optional use of TMR2 output to generate clock shift

Timer2 has a control register, shown in Register 7-1. Timer2 can be shut off by clearing control bit TMR2ON (T2CON<2>) to minimize power consumption.

Figure 7-1 is a simplified block diagram of the Timer2 module.

Additional information on timer modules is available in the PIC Mid-Range MCU Family Reference Manual, (DS33023).

## 7.1 Timer2 Operation

Timer2 can be used as the PWM time-base for PWM mode of the ECCP module.

The TMR2 register is readable and writable, and is cleared on any device RESET.

The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS<1:0> (T2CON<1:0>).

The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)).

The prescaler and postscaler counters are cleared when any of the following occurs:

- a write to the TMR2 register
- a write to the T2CON register
- any device RESET (Power-on Reset, MCLR Reset, Watchdog Timer Reset, or Brown-out Reset)

TMR2 is not cleared when T2CON is written.

## REGISTER 7-1: TIMER2 CONTROL REGISTER (T2CON1: 12h)

|         | U-0                                    | R/W-0                                   | R/W-0        | R/W-0         | R/W-0        | R/W-0     | R/W-0          | R/W-0   |
|---------|----------------------------------------|-----------------------------------------|--------------|---------------|--------------|-----------|----------------|---------|
|         | _                                      | TOUTPS3                                 | TOUTPS2      | TOUTPS1       | TOUTPS0      | TMR2ON    | T2CKPS1        | T2CKPS0 |
|         | bit 7                                  |                                         |              |               |              |           |                | bit 0   |
| bit 7   | Unimplem                               | n <b>ented:</b> Rea                     | d as '0'     |               |              |           |                |         |
| bit 6-3 | TOUTPS<                                | :3:0>: Timer2                           | 2 Output Pos | stscale Sele  | ct bits      |           |                |         |
|         | 0000 = 1:<br>0001 = 1:2                | 1 Postscale<br>2 Postscale              |              |               |              |           |                |         |
|         | •                                      |                                         |              |               |              |           |                |         |
|         | •                                      |                                         |              |               |              |           |                |         |
|         | 1111 <b>= 1</b> :                      | 16 Postscale                            | 1            |               |              |           |                |         |
| bit 2   | TMR2ON:                                | Timer2 On I                             | oit          |               |              |           |                |         |
|         | 1 = Timer2<br>0 = Timer2               | 2 is on<br>2 is off                     |              |               |              |           |                |         |
| bit 1-0 | T2CKPS<                                | 1:0>: Timer2                            | 2 Clock Pres | cale Select l | oits         |           |                |         |
|         | 00 = Prese<br>01 = Prese<br>1x = Prese | caler is 1<br>caler is 4<br>caler is 16 |              |               |              |           |                |         |
|         |                                        |                                         |              |               |              |           |                |         |
|         | Legend:                                |                                         |              |               |              |           |                |         |
|         | R = Reada                              | able bit                                | W = W        | /ritable bit  | U = Unim     | plemented | bit, read as ' | 0'      |
|         | - n = Value                            | e at POR                                | '1' = B      | it is set     | '0' = Bit is | cleared   | x = Bit is u   | nknown  |

## 9.1.4 MASTER MODE

The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2, Figure 9-2) is to broad-cast data by the software protocol.

In Master mode, the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI module is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "line activity monitor".

The clock polarity is selected by appropriately programming bit CKP (SSPCON<4>). This then would give waveforms for SPI communication as shown in Figure 9-3, Figure 9-5 and Figure 9-6, where the MSb is transmitted first. In Master mode, the SPI clock rate (bit rate) is user programmable to be one of the following:

- Fosc/4 (or Tcy)
- Fosc/16 (or 4 Tcy)
- Fosc/64 (or 16 Tcy)
- Timer2 output/2

This allows a maximum bit clock frequency (at 20 MHz) of 8.25 MHz.

Figure 9-3 shows the waveforms for Master mode. When CKE = 1, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPBUF is loaded with the received data is shown.





## 9.1.5 SLAVE MODE

In Slave mode, the data is transmitted and received as the external clock pulses appear on SCK. When the last bit is latched the interrupt flag bit SSPIF (PIR1<3>) is set.

While in Slave mode, the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

While in SLEEP mode, the slave can transmit/receive data. When a byte is received, the device will wake-up from SLEEP.

## 9.1.6 SLAVE SELECT SYNCHRONIZATION

The  $\overline{SS}$  pin allows a Synchronous Slave mode. The SPI must be in Slave mode with  $\overline{SS}$  pin control enabled (SSPCON<3:0> = 0100). The pin must not be driven low for the  $\overline{SS}$  pin to function as an input. TRISB<1> must be set. When the  $\overline{SS}$  pin is low, transmission and reception are enabled and the

SDO pin is driven. When the  $\overline{SS}$  pin goes high, the SDO pin is no longer driven, even if in the middle of a transmitted byte, and becomes a floating output. External pull-up/ pull-down resistors may be desirable, depending on the application.

- Note 1: When the SPI module is in Slave mode with SS pin control enabled, (SSP-CON<3:0> = 0100) the SPI module will RESET if the SS pin is set to VDD.
  - 2: If the SPI is used in Slave Mode with CKE = '1', then SS pin control must be enabled.

When the SPI module RESETS, the bit counter is forced to 0. This can be done by either forcing the SS pin to a high level or clearing the SSPEN bit.

To emulate two-wire communication, the SDO pin can be connected to the SDI pin. When the SPI needs to operate as a receiver, the SDO pin can be configured as an input. This disables transmissions from the SDO. The SDI can always be left as an input (SDI function) since it cannot create a bus conflict.



FIGURE 9-4: SLAVE SYNCHRONIZATION WAVEFORM

## 9.2 MSSP I<sup>2</sup>C Operation

The MSSP module in  $I^2C$  mode fully implements all master and slave functions (including general call support) and provides interrupts on START and STOP bits in hardware to determine when the bus is free (multimaster function). The MSSP module implements the Standard mode specifications, as well as 7-bit and 10-bit addressing.

Two pins are used to transfer data. They are the SCL pin (clock) and the SDA pin (data). The MSSP module functions are enabled by setting SSP Enable bit SSPEN (SSPCON<5>). The SCL and SDA pins are "glitch" filtered when operating as inputs. This filter functions in both the 100 kHz and 400 kHz modes. When these pins operate as outputs in the 100 kHz mode, there is a slew rate control of the pin that is independent of device frequency.

Before selecting any  $I^2C$  mode, the SCL and SDA pins must be programmed as inputs by setting the appropriate TRIS bits. This allows the MSSP module to configure and drive the I/O pins as required by the  $I^2C$  protocol.

The MSSP module has six registers for  $I^2C$  operation. They are listed below.

- SSP Control Register (SSPCON)
- SSP Control Register2 (SSPCON2)
- SSP STATUS Register (SSPSTAT)
- Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not directly accessible
- SSP Address Register (SSPADD)

The SSPCON register allows for control of the  $I^2C$  operation. Four mode selection bits (SSPCON<3:0>) configure the MSSP as any one of the following  $I^2C$  modes:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Master mode SCL Freq = FOSC / [4 • (SSPADD + 1)]
- I<sup>2</sup>C Slave mode with START and STOP interrupts (7-bit address)
- I<sup>2</sup>C Slave mode with START and STOP interrupts (10-bit address)
- Firmware Controlled Master mode

The SSPSTAT register gives the status of the data transfer. This information includes detection of a START (S) or STOP (P) bit. It specifies whether the received byte was data or address, if the next byte is the completion of 10-bit address, and if this will be a read or write data transfer.

SSPBUF is the register to which the transfer data is written, and from which the transfer data is read. The SSPSR register shifts the data in or out of the device. In receive operations, the SSPBUF and SSPSR create a doubled, buffered receiver. This allows reception of the next byte to begin before reading the last byte of received data. When the complete byte is received, it is

transferred from the SSPSR register to the SSPBUF register and flag bit SSPIF is set. If another complete byte is received before the SSPBUF register is read a receiver overflow occurs, in which case, the SSPOV bit (SSPCON<6>) is set and the byte in the SSPSR is lost.

## FIGURE 9-7: I<sup>2</sup>C SLAVE MODE BLOCK DIAGRAM



## 9.2.1 UPWARD COMPATIBILITY WITH SSP MODULE

The MSSP module includes three SSP modes of operation to maintain upward compatibility with the SSP module. These modes are:

- Firmware controlled Master mode (slave idle)
- 7-bit Slave mode with START and STOP condition interrupts.
- 10-bit Slave mode with START and STOP condition interrupts.

The firmware controlled Master mode enables the START and STOP condition interrupts but all other I<sup>2</sup>C functions are generated through firmware including:

- · Generating the START and STOP conditions
- · Generating the SCL clock
- Supplying the SDA bits in the proper time and phase relationship to the SCL signal.

In firmware controlled Master mode, the SCL and SDA lines are manipulated by clearing and setting the corresponding TRIS bits. The output level is always low irrespective of the value(s) in the PORT register. A '1' is output by setting the TRIS bit and a '0' is output by clearing the TRIS bit

The 7-bit and 10-bit Slave modes with START and STOP condition interrupts operate identically to the MSSP Slave modes except that START and STOP conditions generate SSPIF interrupts.

## 9.2.2.4 SLAVE TRANSMISSION

When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSP-STAT register is set. The received address is loaded into the SSPBUF register on the falling edge of the eighth SCL pulse. The ACK pulse will be sent on the ninth bit, and the SCL pin is held low. The slave module automatically stretches the clock by holding the SCL line low so that the master will be unable to assert another clock pulse until the slave is finished preparing the transmit data. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. The CKP bit (SSPCON<4>) must then be set to release the SCL pin from the forced low condition. The eight data bits are shifted out on the falling edges of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 9-10).

The  $\overline{ACK}$  or NACK signal from the master-receiver is latched on the rising edge of the ninth SCL input pulse. The master-receiver terminates slave transmission by

sending a NACK. If the SDA line is high (NACK), then the data transfer is complete. When the NACK is latched by the slave, the slave logic is RESET which also resets the R/W bit to '0'. The slave module then monitors for another occurrence of the START bit. The slave firmware knows not to load another byte into the SSPBUF register by sensing that the buffer is empty (BF = 0) and the R/W bit has gone low. If the SDA line is low (ACK), the R/W bit remains high indicating that the next transmit data must be loaded into the SSPBUF register.

An MSSP interrupt (SSPIF flag) is generated for each data transfer byte on the falling edge of the ninth clock pulse. The SSPIF flag bit must be cleared in software. The SSPSTAT register is used to determine the status of the byte transfer.

For more information about the I<sup>2</sup>C Slave mode, refer to Application Note AN734, "Using the PIC<sup>®</sup> SSP for Slave  $l^2C^{TM}$  Communication".



## FIGURE 9-10: I<sup>2</sup>C SLAVE MODE WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS)

## 9.2.4 SLEEP OPERATION

While in SLEEP mode, the I<sup>2</sup>C slave module can receive addresses or data. When an address match or complete byte transfer occurs, it wakes the processor from SLEEP (if the SSP interrupt bit is enabled).

## 9.2.5 EFFECTS OF A RESET

A RESET disables the MSSP module and terminates the current transfer.

## 9.2.6 MASTER MODE

Master mode operation supports interrupt generation on the detection of the START and STOP conditions. The STOP (P) and START (S) bits are cleared from a RESET or when the MSSP module is disabled. Control of the  $I^2C$  bus may be taken when the P bit is set or the bus is idle with both the S and P bits clear.

In Master mode, the SCL and SDA lines are manipulated by the MSSP hardware.

The following events will cause SSP Interrupt Flag bit (SSPIF) to be set (SSP Interrupt, if enabled):

- START condition
- STOP condition
- Data transfer byte transmitted/received
- Acknowledge transmit
- Repeated START

#### SSPM<3:0>, Internal Data Bus SSPADD<6:0> Read Write SSPBUF Baud Rate Generator SDA Shift clock arbitrate/WCOL detect SDA in Clock $\ge$ SSPSR (hold off clock source) MSb LSb Enable START bit, STOP bit cntl Receive Acknowledge Generate clock SCL START bit detect, STOP bit detect SCL in Set/RESET, S, P, WCOL (SSPSTAT) Vrite collision detect **Clock Arbitration** Set SSPIF. BCLIF State counter for **Bus Collision** RESET ACKSTAT, PEN (SSPCON2) end of XMIT/RCV

## FIGURE 9-13: MSSP BLOCK DIAGRAM (I<sup>2</sup>C MASTER MODE)

## 9.2.16 CLOCK ARBITRATION

Clock arbitration occurs when the master, during any receive, transmit or repeated START/STOP condition, de-asserts the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the baud rate generator (BRG) is suspended from counting until the

SCL pin is actually sampled high. When the SCL pin is sampled high, the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 9-22).

## FIGURE 9-22: CLOCK ARBITRATION TIMING IN MASTER TRANSMIT MODE



## 9.2.17.2 BUS COLLISION DURING A REPEATED START CONDITION

During a Repeated START condition, a bus collision occurs if:

- a) A low level is sampled on SDA when SCL goes from low level to high level.
- b) SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data '1'.

When the master module de-asserts SDA and the pin is allowed to float high, the BRG is loaded with SSPADD<6:0>, and counts down to '0'. The SCL pin is then de-asserted, and when sampled high, the SDA pin is sampled. If SDA is low, a bus collision has occurred (i.e., another master is attempting to transmit a data '0'). If however SDA is sampled high, then the BRG is reloaded and begins counting. If SDA goes from high to low before the BRG times out, no bus collision occurs, because no two masters can assert SDA at exactly the same time.

If, however, SCL goes from high to low before the BRG times out and SDA has not already been asserted, then a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated START condition.

If at the end of the BRG time-out both SCL and SDA are still high, the SDA pin is driven low, the BRG is reloaded, and begins counting. At the end of the count, regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated START condition is complete (Figure 9-27).

## FIGURE 9-27: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1)



## FIGURE 9-28: BUS COLLISION DURING REPEATED START CONDITION (CASE 2)



## 12.2 Oscillator Configurations

## 12.2.1 OSCILLATOR TYPES

The PIC16C717/770/771 can be operated in eight different Oscillator modes. The user can program three configuration bits (FOSC<2:0>) to select one of these eight modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- ER External Resistor (with and without CLKOUT)
- INTRC Internal 4 MHz (with and without CLKOUT)
- EC External Clock

## 12.2.2 LP, XT AND HS MODES

In LP, XT or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 12-1). The PIC16C717/770/771 oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications.

## FIGURE 12-1: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION)



## TABLE 12-1: CERAMIC RESONATORS

| Ranges Tested:                                 |                          |                     |             |  |  |
|------------------------------------------------|--------------------------|---------------------|-------------|--|--|
| Mode Freq OSC1 OSC2                            |                          |                     |             |  |  |
| XT                                             | 455 kHz                  | 68 - 100 pF         | 68 - 100 pF |  |  |
|                                                | 2.0 MHz                  | 15 - 68 pF          | 15 - 68 pF  |  |  |
| 4.0 MHz 15 - 68 pF 15 - 68 pF                  |                          |                     |             |  |  |
| HS                                             | 8.0 MHz                  | 10 - 68 pF          | 10 - 68 pF  |  |  |
| 16.0 MHz 10 - 22 pF 10 - 22 pF                 |                          |                     |             |  |  |
| These values are for design guidance only. See |                          |                     |             |  |  |
| notes                                          | notes at bottom of page. |                     |             |  |  |
| All reso                                       | onators used did         | d not have built-in | capacitors. |  |  |

## TABLE 12-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR

| Osc Type                                                                | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 |  |
|-------------------------------------------------------------------------|-----------------|------------------|------------------|--|
| LP                                                                      | 32 kHz          | 33 pF            | 33 pF            |  |
|                                                                         | 200 kHz         | 15 pF            | 15 pF            |  |
| XT                                                                      | 200 kHz         | 47-68 pF         | 47-68 pF         |  |
|                                                                         | 1 MHz           | 15 pF            | 15 pF            |  |
|                                                                         | 4 MHz           | 15 pF            | 15 pF            |  |
| HS                                                                      | 4 MHz           | 15 pF            | 15 pF            |  |
|                                                                         | 8 MHz           | 15-33 pF         | 15-33 pF         |  |
|                                                                         | 20 MHz          | 15-33 pF         | 15-33 pF         |  |
| These values are for design guidance only. See notes at bottom of page. |                 |                  |                  |  |

- Note 1: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
  - 2: Higher capacitance increases the stability of oscillator but also increases the start-up time.

## 12.2.3 EC MODE

In applications where the clock source is external, the PIC16C717/770/771 should be programmed to select the EC (External Clock) mode. In this mode, the RA6/ OSC2/CLKOUT pin is available as an I/O pin. See Figure 12-2 for illustration.

## FIGURE 12-2: EXTERNAL CLOCK INPUT OPERATION (EC OSC CONFIGURATION)



| RETFIE           | Return from Interrupt  | RLF              | Rotate Left f through Carry                                                                                                                                                                                      |  |  |
|------------------|------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ label ] RETFIE       | Syntax:          | [ <i>label</i> ] RLF f,d                                                                                                                                                                                         |  |  |
| Operands:        | None                   | Operands:        | $0 \leq f \leq 127$                                                                                                                                                                                              |  |  |
| Operation:       | $TOS \rightarrow PC$ , |                  | d ∈ [0,1]                                                                                                                                                                                                        |  |  |
| -                | $1 \rightarrow GIE$    | Operation:       | See description below                                                                                                                                                                                            |  |  |
| Status Affected: | None                   | Status Affected: | С                                                                                                                                                                                                                |  |  |
|                  |                        | Description:     | The contents of register 'f' are<br>rotated one bit to the left through<br>the Carry Flag. If 'd' is 0, the<br>result is placed in the W register.<br>If 'd' is 1, the result is stored back<br>in register 'f'. |  |  |

| RETLW            | Return with Literal in W                                                                                                                                                            | RRF              | Rotate Right f through Carry                                                                                                                                                                                        |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                            | Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                            |  |
| Operands:        | $0 \le k \le 255$                                                                                                                                                                   | Operands:        | $0 \le f \le 127$                                                                                                                                                                                                   |  |
| Operation:       | $k \rightarrow (W);$                                                                                                                                                                |                  | d ∈ [0,1]                                                                                                                                                                                                           |  |
| •                | $TOS \rightarrow PC$                                                                                                                                                                | Operation:       | See description below                                                                                                                                                                                               |  |
| Status Affected: | None                                                                                                                                                                                | Status Affected: | С                                                                                                                                                                                                                   |  |
| Description:     | The W register is loaded with the<br>eight bit literal 'k'. The program<br>counter is loaded from the top of<br>the stack (the return address).<br>This is a two cycle instruction. | Description:     | The contents of register 'f' are<br>rotated one bit to the right through<br>the Carry Flag. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in reg-<br>ister 'f'. |  |
|                  |                                                                                                                                                                                     |                  | C Register f                                                                                                                                                                                                        |  |

| RETURN           | Return from Subroutine                                                                                                                                     | SLEEP            |                                                                                                                                                                                                          |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [label] RETURN                                                                                                                                             | Syntax:          | [ label SLEEP                                                                                                                                                                                            |  |  |
| Operands:        | None                                                                                                                                                       |                  | ]                                                                                                                                                                                                        |  |  |
| Operation:       | $TOS \rightarrow PC$                                                                                                                                       | Operands:        | None                                                                                                                                                                                                     |  |  |
| Status Affected: | None                                                                                                                                                       | Operation:       | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow WDT \ prescaler, \\ 1 \rightarrow \overline{TO}, \\ 0 \rightarrow PD \\ \overline{TO}, \ \overline{PD} \end{array}$                              |  |  |
| Description:     | Return from subroutine. The stack<br>is POPed and the top of the stack<br>(TOS) is loaded into the program<br>counter. This is a two cycle<br>instruction. |                  |                                                                                                                                                                                                          |  |  |
|                  |                                                                                                                                                            | Status Affected: |                                                                                                                                                                                                          |  |  |
|                  |                                                                                                                                                            | Description:     | The power-down status bit, PD<br>is cleared. Time-out status bit,<br>TO is set. Watchdog Timer and<br>its prescaler are cleared.<br>The processor is put into SLEEP<br>mode with the oscillator stopped. |  |  |

See Section 12.8 for more

details.







## FIGURE 15-17: PIC16C717 A/D CONVERSION TIMING (SLEEP MODE)

## TABLE 15-16: PIC16C717 AND PIC16LC717 A/D CONVERSION REQUIREMENT (SLEEP MODE)

|                     | r    |                                                           |          |              |     | 1     |                                                                                                                                                                                                                          |
|---------------------|------|-----------------------------------------------------------|----------|--------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter<br>No.    | Sym  | Characteristic                                            | Min      | Тур†         | Мах | Units | Conditions                                                                                                                                                                                                               |
| 130* <sup>(3)</sup> | TAD  | A/D clock period                                          | 3.0      | 6.0          | 9.0 | μS    | ADCS<1:0> = 11 (A/D RC mode)<br>At VDD = 3.0V                                                                                                                                                                            |
|                     |      |                                                           | 2.0      | 4.0          | 6.0 | μs    | At VDD = 5.0V                                                                                                                                                                                                            |
| 131*                | TCNV | Conversion time (not including acquisition time) (Note 1) | _        | 11Tad        | _   | —     |                                                                                                                                                                                                                          |
| 132*                | TACQ | Acquisition Time                                          | (Note 2) | 11.5         | —   | μS    |                                                                                                                                                                                                                          |
|                     |      |                                                           | 5*       | _            | _   | μs    | The minimum time is the amplifier<br>settling time. This may be used if<br>the "new" input voltage has not<br>changed by more than 1LSb (i.e.,<br>1mV @ 4.096V) from the last sam-<br>pled voltage (as stated on CHOLD). |
| 134*                | TGO  | Q4 to A/D clock start                                     |          | Tosc/2 + Tcy |     | _     | If the A/D RC clock source is<br>selected, a time of TCY is added<br>before the A/D clock starts. This<br>allows the SLEEP instruction to be<br>executed.                                                                |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: ADRES register may be read on the following TCY cycle.

2: See Section 11.6 for minimum conditions.

3: These numbers multiplied by 8 if VRH or VRL is selected as A/D reference.



FIGURE 16-17: INTERNAL RC Fosc VS. VDD OVER TEMPERATURE (4 MHz)



# PIC16C717/770/771









# PIC16C717/770/771



FIGURE 16-32: MINIMUM AND MAXIMUM VIH/VIL VS. VDD (ST INPUT,-40°C TO +125°C)





17.6 20-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP)

DRAWING NOT AVAILABLE