

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32 ® M4K™                                                                  |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 72MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, HLVD, I <sup>2</sup> S, POR, PWM, WDT             |
| Number of I/O              | 34                                                                             |
| Program Memory Size        | 128KB (128K x 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 32K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 3.6V                                                                    |
| Data Converters            | A/D 13x10b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 44-TQFP                                                                        |
| Supplier Device Package    | 44-TQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx154f128d-v-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

### TABLE 14: PIN NAMES FOR 44-PIN USB DEVICES WITHOUT VBAT

# 44-PIN QFN AND TQFP (TOP VIEW)<sup>(1,2,3,5)</sup>

# PIC32MX254F128D PIC32MX274F256D

44

44

1

| Dia 4 | Evill Dire Name                                  | Dia " | Evill Dia Mana                                  |
|-------|--------------------------------------------------|-------|-------------------------------------------------|
| Pin # | Full Pin Name                                    | Pin # | Full Pin Name                                   |
| 1     | RPB9/SDA1/CTED4/PMA7/RB9                         | 23    | PGED1/AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMA8/RB2 |
| 2     | RPC6/PMA1/RC6                                    | 24    | PGEC1/AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMA2/RB3   |
| 3     | RPC7/PMCS1/RC7                                   | 25    | AN6/RPC0/RC0                                    |
| 4     | RPC8/PMD5/RC8                                    | 26    | AN7/RPC1/RC1                                    |
| 5     | RPC9/CTED7/PMD6/RC9                              | 27    | AN8/RPC2/PMWR/RC2                               |
| 6     | Vss                                              | 28    | Vdd                                             |
| 7     | VCAP                                             | 29    | Vss                                             |
| 8     | D+                                               | 30    | OSC1/CLKI/RPA2/RA2                              |
| 9     | D-                                               | 31    | OSC2/CLKO/RPA3/RA3                              |
| 10    | VUSB3V3                                          | 32    | TDO/RPA8/PMD2/RA8                               |
| 11    | AN11/RPB13/CTPLS/PMRD/RB13                       | 33    | SOSCI/RPB4/CTED11/RB4                           |
| 12    | PGED4/PMD0/RA10                                  | 34    | SOSCO/RPA4/T1CK/RA4                             |
| 13    | PGEC4/TCK/CTED8/PMD3/RA7                         | 35    | TDI/RPA9/PMD1/RA9                               |
| 14    | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/RB14        | 36    | AN12/RPC3/RC3                                   |
| 15    | AN9/C3INA/RPB15/SCK2/CTED6/PMA0/RB15             | 37    | RPC4/PMD4/RC4                                   |
| 16    | AVss                                             | 38    | RPC5/PMD7/RC5                                   |
| 17    | AVdd                                             | 39    | Vss                                             |
| 18    | MCLR                                             | 40    | Vdd                                             |
| 19    | PGED3/VREF+/AN0/C3INC/RPA0/ASDA1/CTED1/PMA3/RA0  | 41    | TMS/RPB5/USBID/RB5                              |
| 20    | PGEC3/VREF-/AN1/RPA1/ASCL1/CTED2/PMA6/RA1        | 42    | VBUS                                            |
| 21    | PGED2/AN2/C1IND/C2INB/C3IND/RPB0/PMA10/RB0       | 43    | RPB7/CTED3/PMA5/INT0/RB7                        |
| 22    | PGEC2/AN3/C1INC/C2INA/LVDIN/RPB1/CTED12/PMA9/RB1 | 44    | RPB8/SCL1/CTED10/PMA4/RB8                       |

Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and 12.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RBx) can be used as a change notification pin (CNAx-CNBx). See 12.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: Shaded pins are 5V tolerant.

1

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

| Bit<br>Range                  | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|-------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 31:24                         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
|                               | —                 | —                 | —                 | —                 | —                 | _                 | —                | —                |  |
| 00.40                         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23:16                         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |
| 45.0                          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-0              |  |
| 31:24<br>23:16<br>15:8<br>7:0 | BMXDUPBA<15:8>    |                   |                   |                   |                   |                   |                  |                  |  |
| 7.0                           | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |
| 7:0                           |                   |                   |                   | BMXDU             | PBA<7:0>          |                   |                  |                  |  |

# REGISTER 4-4: BMXDUPBA: DATA RAM USER PROGRAM BASE ADDRESS REGISTER

# Legend:

| Logonal           |                                 |                      |                    |
|-------------------|---------------------------------|----------------------|--------------------|
| R = Readable bit  | = Readable bit W = Writable bit |                      | ad as '0'          |
| -n = Value at POR | '1' = Bit is set                | '0' = Bit is cleared | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

bit 15-10 BMXDUPBA<15:10>: DRM User Program Base Address bits

When non-zero, the value selects the relative base address for User mode program space in RAM, BMXDUPBA must be greater than BMXDUDBA.

bit 9-0 BMXDUPBA<9:0>: Read-Only bits This value is always '0', which forces 1 KB increments

**Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage.

2: The value in this register must be less than or equal to BMXDRMSZ.

| Bit<br>Range        | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24               | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 22.16               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16               | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0                | U-0               | U-0               | U-0               | U-0               | R-1               | U-0               | U-0              | U-0              |
| Range  31/    31:24 | —                 | —                 | —                 | —                 | PBDIVRDY          | —                 | _                | —                |
| 7.0                 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-x            | R/W-x            |
| 7:0                 |                   |                   |                   |                   | _                 |                   | PBDI             | /<1:0>           |

## REGISTER 8-7: PB0DIV: PERIPHERAL BUS CLOCK 0 DIVISOR CONTROL REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
|-------------------|------------------|----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

#### bit 31-12 Unimplemented: Read as '0'

bit 11 **PBDIVRDY:** Peripheral Bus 'x' Clock Divisor Ready bit

1 = Clock divisor logic is not switching divisors and the PBxDIV<6:0> bits may be written

0 = Clock divisor logic is currently switching values and the PBxDIV<6:0> bits cannot be written

- bit 10-2 Unimplemented: Read as '0'
- bit 1-0 **PBDIV<1:0>:** Peripheral Bus 'x' Clock Divisor Control bits
  - 11 = PBCLKx is SYSCLK divided by 8
    - 10 = PBCLKx is SYSCLK divided by 4
    - 01 = PBCLKx is SYSCLK divided by 2
    - 00 = PBCLKx is SYSCLK divided by 1

**Note:** Writes to this register require an unlock sequence. Refer to **Section 42. "Oscillators with Enhanced PLL"** (DS60001250) in the *"PIC32 Family Reference Manual"* for details.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | _                 | —                 | —                 | —                 | _                 | —                | —                |
| 7.0          | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   | _                 | UPLLSTOP          | SPLLSTOP          | LPRCSTOP          | FRCSTOP           | SOSCSTOP         | POSCSTOP         |

#### **REGISTER 8-9:** CLKDIAG: USER CLOCK DIAGNOSTIC CONTROL REGISTER

# Legend:

| 0                 |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 31-6 Unimplemented: Read as '0'

| bit 5 | UPLLSTOP: USB PLL (UPLL) Clock Stop Control Value bit                 |
|-------|-----------------------------------------------------------------------|
|       | 1 = UPLL clock source is stopped                                      |
|       | 0 = UPLL clock source runs as normal                                  |
| bit 4 | SPLLSTOP: System PLL (SPLL) Clock Stop Control Value bit              |
|       | 1 = SPLL clock source is stopped                                      |
|       | 0 = SPLL clock source runs as normal                                  |
| bit 3 | LPRCSTOP: Low-Power RC Oscillator (LPRC) Clock Stop Control Value bit |
|       | 1 = LPRC clock source is stopped                                      |
|       | 0 = LPRC clock source runs as normal                                  |
| bit 2 | FRCSTOP: Fast RC Oscillator (FRC) Clock Stop Control Value bit        |
|       | 1 = FRC clock source is stopped                                       |
|       | 0 = FRC clock source runs as normal                                   |
| bit 1 | SOSCSTOP: Secondary Oscillator (SOSC) Clock Stop Control Value bit    |

# 1 = SOSC clock source is stopped

0 = SOSC clock source runs as normal

#### POSCSTOP: Primary Oscillator (Posc) Clock Stop Control Value bit bit 0

- 1 = Posc clock source is stopped
- 0 = Posc clock source runs as normal

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 31.24        |                   |                   |                   | DCRCDAT           | 4<31:24>          |                   |                  |                  |  |
| 22.10        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 23.10        | DCRCDATA<23:16>   |                   |                   |                   |                   |                   |                  |                  |  |
| 15.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 15.6         |                   |                   |                   | DCRCDAT           | A<15:8>           |                   |                  |                  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 7.0          |                   |                   |                   | DCRCDA            | TA<7:0>           |                   |                  |                  |  |

### REGISTER 9-5: DCRCDATA: DMA CRC DATA REGISTER

# Legend:

| Legend.           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 31-0 DCRCDATA<31:0>: CRC Data Register bits

Writing to this register will seed the CRC generator. Reading from this register will return the current value of the CRC. Bits greater than PLEN will return '0' on any read.

<u>When CRCTYP (DCRCCON<15>) = 1</u> (CRC module is in IP Header mode): Only the lower 16 bits contain IP header checksum information. The upper 16 bits are always '0'. Data written to this register is converted and read back in 1's complement form (i.e., current IP header checksum value).

<u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode): Bits greater than PLEN will return '0' on any read.

# REGISTER 9-6: DCRCXOR: DMA CRCXOR ENABLE REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 31.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 31.24        |                   |                   |                   | DCRCXOF           | ₹<31:24>          |                   |                  |                  |  |
| 22.46        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 23.10        | DCRCXOR<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |
| 23:16        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 15.6         | DCRCXOR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 7:0          |                   |                   |                   | DCRCXC            | R<7:0>            |                   |                  |                  |  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-0 DCRCXOR<31:0>: CRC XOR Register bits

<u>When CRCTYP (DCRCCON<15>) = 1</u> (CRC module is in IP Header mode): This register is unused.

<u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode):

- 1 = Enable the XOR input to the Shift register
- 0 = Disable the XOR input to the Shift register; data is shifted in directly from the previous stage in the register

# PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.6         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | LSPDEN            |                   |                   | D                 | EVADDR<6:0        | )>                |                  |                  |

# REGISTER 11-12: U1ADDR: USB ADDRESS REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7 **LSPDEN:** Low-Speed Enable Indicator bit

1 = Next token command to be executed at Low-Speed

0 = Next token command to be executed at Full-Speed

bit 6-0 **DEVADDR<6:0>:** 7-bit USB Device Address bits

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
|              | —                 | —                 | —                 | —                 | —                 | —                 |                  | —                |  |  |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
| 23.10        | —                 | —                 | —                 | —                 | —                 | —                 |                  | —                |  |  |  |  |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
| 15.6         | —                 | —                 | —                 | —                 | —                 | —                 |                  | —                |  |  |  |  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |
|              |                   |                   |                   | FRML              | <7:0>             |                   |                  |                  |  |  |  |  |

#### REGISTER 11-13: U1FRML: USB FRAME NUMBER LOW REGISTER

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-8 Unimplemented: Read as '0'

bit 7-0 FRML<7:0>: The 11-bit Frame Number Lower bits

The register bits are updated with the current frame number whenever a SOF TOKEN is received.

# 18.0 OUTPUT COMPARE

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 16. "Output Compare" (DS60001111), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

The Output Compare module is used to generate a single pulse or a train of pulses in response to selected time base events. For all modes of operation, the Output Compare module compares the values stored in the OCxR and/or the OCxRS registers to the value in the selected timer. When a match occurs, the Output Compare module generates an event based on the selected mode of operation. The following are some of the key features of the Output Compare module:

- Multiple Output Compare Modules in a device
- Programmable interrupt generation on compare event
- Single and Dual Compare modes
- Single and continuous output pulse generation
- Pulse-Width Modulation (PWM) mode
- Hardware-based PWM Fault detection and automatic output disable
- Can operate from either of two available 16-bit time bases or a single 32-bit time base





# REGISTER 19-3: SPIxSTAT: SPI STATUS REGISTER

| bit 3 | SPITBE: SPI Transmit Buffer Empty Status bit                                                                                                                                             |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1 = Transmit buffer, SPIxTXB is empty                                                                                                                                                    |
|       | 0 = Transmit buffer, SPIxTXB is not empty                                                                                                                                                |
|       | Automatically set in hardware when SPI transfers data from SPIxTXB to SPIxSR.                                                                                                            |
|       | Automatically cleared in hardware when SPIxBUF is written to, loading SPIxTXB.                                                                                                           |
| bit 2 | Unimplemented: Read as '0'                                                                                                                                                               |
| bit 1 | SPITBF: SPI Transmit Buffer Full Status bit                                                                                                                                              |
|       | 1 = Transmit not yet started, SPITXB is full                                                                                                                                             |
|       | 0 = Transmit buffer is not full                                                                                                                                                          |
|       | Standard Buffer Mode:                                                                                                                                                                    |
|       | Automatically set in hardware when the core writes to the SPIBUF location, loading SPITXB.<br>Automatically cleared in hardware when the SPI module transfers data from SPITXB to SPISR. |
|       | Enhanced Buffer Mode:                                                                                                                                                                    |
|       | Set when CWPTR + 1 = SRPTR; cleared otherwise                                                                                                                                            |
| bit 0 | SPIRBF: SPI Receive Buffer Full Status bit                                                                                                                                               |
|       | 1 = Receive buffer, SPIxRXB is full                                                                                                                                                      |
|       |                                                                                                                                                                                          |

0 = Receive buffer, SPIxRXB is not full

#### Standard Buffer Mode:

Automatically set in hardware when the SPI module transfers data from SPIxSR to SPIxRXB. Automatically cleared in hardware when SPIxBUF is read from, reading SPIxRXB.

#### Enhanced Buffer Mode:

Set when SWPTR + 1 = CRPTR; cleared otherwise

# 21.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS60001107), which is available from the Documentation > Reference Manual section of the web Microchip PIC32 site (www.microchip.com/pic32).

The UART module is one of the serial I/O modules available in PIC32MX1XX/2XX 28/44-pin XLP Family devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols, such as RS-232, RS-485, LIN, and IrDA<sup>®</sup>. The UART module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder.

The following are key features of the UART module:

- Full-duplex, 8-bit or 9-bit data transmission
- Even, Odd or No Parity options (for 8-bit data)
- One or two Stop bits
- Hardware auto-baud feature
- Hardware flow control option
- Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler
- Baud rates ranging from 33.4 bps to 17.5 Mbps at 72 MHz
- 8-level deep First In First Out (FIFO) transmit data buffer
- 8-level deep FIFO receive data buffer
- Parity, framing and buffer overrun error detection
- Support for interrupt-only on address detect (9th bit = 1)
- · Separate transmit and receive interrupts
- Loopback mode for diagnostic support
- · LIN protocol support
- IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support
- · Auto-baud support
- · Ability to receive data during Sleep mode

Figure 21-1 illustrates a simplified block diagram of the UART module.



FIGURE 21-1: UART SIMPLIFIED BLOCK DIAGRAM

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 04.04        | U-0               | U-0               | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |  |  |  |
| 31.24        | —                 | —                 | HR10              | )<1:0>            | HR01<3:0>         |                   |                  |                  |  |  |  |  |
| 23:16        | U-0               | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |  |  |  |
|              | —                 |                   | MIN10<2:0>        |                   | MIN01<3:0>        |                   |                  |                  |  |  |  |  |
| 45.0         | U-0               | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x             | R/W-x            | R/W-x            |  |  |  |  |
| 15:8         | —                 |                   | SEC10<2:0>        |                   | SEC01<3:0>        |                   |                  |                  |  |  |  |  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
| 7.0          | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |  |  |
|              |                   | •                 |                   |                   |                   |                   |                  |                  |  |  |  |  |
| Legend:      | Legend:           |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| P - Pood     | lahla hit         |                   | M = M/ritable     | hit               | LI – Linimola     | monted bit r      | and as '0'       |                  |  |  |  |  |

# REGISTER 23-3: RTCTIME: RTC TIME VALUE REGISTER

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-30 Unimplemented: Read as '0'

bit 29-28 HR10<1:0>: Binary-Coded Decimal Value of Hours bits, 10s place digit; contains a value from 0 to 2

bit 27-24 **HR01<3:0>:** Binary-Coded Decimal Value of Hours bits, 1s place digit; contains a value from 0 to 9 bit 23 **Unimplemented:** Read as '0'

bit 22-20 MIN10<2:0>: Binary-Coded Decimal Value of Minutes bits, 10s place digit; contains a value from 0 to 5

bit 19-16 **MIN01<3:0>:** Binary-Coded Decimal Value of Minutes bits, 1s place digit; contains a value from 0 to 9 bit 15 **Unimplemented:** Read as '0'

bit 14-12 SEC10<2:0>: Binary-Coded Decimal Value of Seconds bits, 10s place digit; contains a value from 0 to 5

bit 11-8 **SEC01<3:0>:** Binary-Coded Decimal Value of Seconds bits, 1s place digit; contains a value from 0 to 9

bit 7-0 Unimplemented: Read as '0'

**Note:** This register is only writable when RTCWREN = 1 (RTCCON<3>).

#### 24.1 **ADC Control Registers**

# TABLE 24-1: ADC REGISTER MAP

| ess                      |                       |                                    |              |                                    | Bits      |              |             |              |            |             |          |           |       |         |        |           |        |        |            |
|--------------------------|-----------------------|------------------------------------|--------------|------------------------------------|-----------|--------------|-------------|--------------|------------|-------------|----------|-----------|-------|---------|--------|-----------|--------|--------|------------|
| Virtual Addr<br>(BF80_#) | Register<br>Name      | Bit Range                          | 31/15        | 30/14                              | 29/13     | 28/12        | 27/11       | 26/10        | 25/9       | 24/8        | 23/7     | 22/6      | 21/5  | 20/4    | 19/3   | 18/2      | 17/1   | 16/0   | All Resets |
| 0000                     |                       | 31:16                              |              | _                                  | _         | _            | _           | _            | _          | _           |          | _         | _     | _       | —      | _         | _      | —      | 0000       |
| 9000                     | ADICONIU              | 15:0                               | ON           | —                                  | SIDL      | —            |             | I            | FORM<2:0:  | >           | :        | SSRC<2:0> | >     | CLRASAM | —      | ASAM      | SAMP   | DONE   | 0000       |
| 9010                     |                       | 31:16                              | _            | _                                  | _         | —            |             | _            | _          | _           |          |           | _     | —       | _      | _         | _      | _      | 0000       |
| 3010                     | AD ICONZ              | 15:0                               |              | VCFG<2:0>                          | >         | OFFCAL       |             | CSCNA        | —          | —           | BUFS     |           |       | SMPI    | <3:0>  |           | BUFM   | ALTS   | 0000       |
| 9020                     |                       | 31:16                              | —            | —                                  | —         | —            | —           | —            | —          | —           | _        | —         | —     | —       | —      | —         | —      | —      | 0000       |
| 0020                     |                       | 15:0                               | ADRC         | —                                  |           |              |             | SAMC<4:0>    | >          |             |          |           |       | ADCS    | 6<7:0> |           |        |        | 0000       |
| 9040                     | AD1CHS <sup>(1)</sup> | 31:16                              | CH0NB        | —                                  | —         |              | (           | CH0SB<4:0    | >          |             | CH0NA    | _         | —     |         |        | CH0SA<4:0 | >      |        | 0000       |
| 00.0                     |                       | 15:0                               | -            | —                                  | —         | —            | _           | —            | —          | —           | -        | _         | —     | —       | —      | —         | —      | —      | 0000       |
| 9050                     | AD1CSSI (1)           | 31:16                              | -            | —                                  | —         | —            | —           | —            | —          | —           | —        | —         | —     | —       | —      | —         | CSSL17 | CSSL16 | 0000       |
|                          |                       | 15:0                               | CSSL15       | CSSL14                             | CSSL13    | CSSL12       | CSSL11      | CSSL10       | CSSL9      | CSSL8       | CSSL7    | CSSL6     | CSSL5 | CSSL4   | CSSL3  | CSSL2     | CSSL1  | CSSL0  | 0000       |
| 9070                     | ADC1BUF0              | 31:16                              |              |                                    |           |              |             |              | ADC Res    | sult Word 0 | (ADC1BUF | 0<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 15:0                               |              |                                    |           |              |             |              |            |             |          |           |       |         |        |           |        |        |            |
| 9080                     | ADC1BUF1              | 31:16                              |              | ADC Result Word 1 (ADC1BUF1<31:0>) |           |              |             |              |            |             |          |           |       |         |        |           |        |        |            |
|                          |                       | 15:0                               |              |                                    |           |              |             |              |            |             |          |           | 0000  |         |        |           |        |        |            |
| 9090                     | ADC1BUF2              | 31:16                              |              |                                    |           |              |             |              | ADC Res    | sult Word 2 | (ADC1BUF | 2<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 15:0                               |              |                                    |           |              |             |              |            |             | `        |           |       |         |        |           |        |        | 0000       |
| 90A0                     | ADC1BUF3              | 31:16                              |              |                                    |           |              |             |              | ADC Res    | sult Word 3 | (ADC1BUF | 3<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 15:0                               |              |                                    |           |              |             |              |            |             | `        |           |       |         |        |           |        |        | 0000       |
| 90B0                     | ADC1BUF4              | 31:16                              |              |                                    |           |              |             |              | ADC Res    | sult Word 4 | (ADC1BUF | 4<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 15:0                               |              |                                    |           |              |             |              |            |             |          |           |       |         |        |           |        |        | 0000       |
| 90C0                     | ADC1BUF5              | 31:16                              |              |                                    |           |              |             |              | ADC Res    | sult Word 5 | (ADC1BUF | 5<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 15:0                               |              |                                    |           |              |             |              |            |             |          |           |       |         |        |           |        |        | 0000       |
| 90D0                     | ADC1BUF6              | 15:0                               |              |                                    |           |              |             |              | ADC Res    | sult Word 6 | (ADC1BUF | 6<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 10.0                               |              |                                    |           |              |             |              |            |             |          |           |       |         |        |           |        |        | 0000       |
| 90E0                     | ADC1BUF7              | 15.0                               |              |                                    |           |              |             |              | ADC Res    | sult Word 7 | (ADC1BUF | 7<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 31.16                              |              |                                    |           |              |             |              |            |             |          |           |       |         |        |           |        |        | 0000       |
| 90F0                     | ADC1BUF8              | 15.0                               |              |                                    |           |              |             |              | ADC Res    | sult Word 8 | (ADC1BUF | 8<31:0>)  |       |         |        |           |        |        | 0000       |
|                          |                       | 31.16                              |              |                                    |           |              |             |              |            |             |          |           |       |         |        |           |        |        | 0000       |
| 9100                     | ADC1BUF9              | ADC Result Word 9 (ADC1BUF9<31:0>) |              |                                    |           |              |             |              | 0000       |             |          |           |       |         |        |           |        |        |            |
|                          |                       | 31.16                              |              |                                    |           |              |             |              |            |             |          |           |       |         |        |           |        |        | 0000       |
| 9110                     | ADC1BUFA              | 15.0                               |              |                                    |           |              |             |              | ADC Res    | sult Word A | (ADC1BUF | A<31:0>)  |       |         |        |           |        |        | 0000       |
| Leger                    | l<br>nd: x = u        | nknowr                             | n value on I | Reset: — =                         | unimpleme | nted. read a | s '0'. Rese | t values are | shown in h | exadecimal  |          |           |       |         |        |           |        |        | 0000       |

x = unknown value on Reset; ---- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

This register has corresponding CLR, SET and INV registers at its virtual address, plus offsets of 0x4, 0x8 and 0xC, respectively. See 12.2 "CLR, SET and INV Registers" for details. Note 1:

#### REGISTER 30-2: **DEVCFG1: DEVICE CONFIGURATION WORD 1 (CONTINUED)** bit 15-14 FCKSM<1:0>: Clock Switching and Monitor Selection Configuration bits 1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled 01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled 00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled bit 13-12 FPBDIV<1:0>: Peripheral Bus Clock Divisor Default Value bits 11 = PBCLK is SYSCLK divided by 8 10 = PBCLK is SYSCLK divided by 4 01 = PBCLK is SYSCLK divided by 2 00 = PBCLK is SYSCLK divided by 1 bit 11 Reserved: Write '1' bit 10 **OSCIOFNC:** CLKO Enable Configuration bit 1 = CLKO output disabled 0 = CLKO output signal active on the OSCO pin; Primary Oscillator must be disabled or configured for the External Clock mode (EC) for the CLKO to be active (POSCMOD<1:0> = 11 or 00) bit 9-8 POSCMOD<1:0>: Primary Oscillator Configuration bits 11 = Primary Oscillator is disabled 10 = HS Oscillator mode is selected 01 = XT Oscillator mode is selected 00 = External Clock mode is selected bit 7 IESO: Internal External Switchover bit 1 = Internal External Switchover mode is enabled (Two-Speed Start-up is enabled) 0 = Internal External Switchover mode is disabled (Two-Speed Start-up is disabled) Reserved: Write '1' bit 6 FSOSCEN: Secondary Oscillator Enable bit bit 5 1 = Enable Secondary Oscillator 0 = Disable Secondary Oscillator bit 4-3 Reserved: Write '1' bit 2-0 FNOSC<2:0>: Oscillator Selection bits 111 = Fast RC Oscillator with divide-by-N (FRCDIV) 110 = FRCDIV16 Fast RC Oscillator with fixed divide-by-16 postscaler 101 = Low-Power RC Oscillator (LPRC) 100 = Secondary Oscillator (Sosc) 011 = Primary Oscillator (Posc) with PLL module (XT+PLL, HS+PLL, EC+PLL) 010 = Primary Oscillator (XT, HS, EC)<sup>(1)</sup> 001 = Fast RC Oscillator with divide-by-N with PLL module (FRCDIV+PLL)

- 000 = Fast RC Oscillator (FRC)
- **Note 1:** Do not disable the POSC (POSCMOD = 11) when using this oscillator source.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 31:24        | r-1               | R/P               | R/P               | R/P               | r-1               | r-1               | r-1              | r-1              |  |  |  |
|              | _                 | FUSBIDIO          | IOL1WAY           | PMDL1WAY          | _                 | _                 | _                | —                |  |  |  |
| 00.40        | R/P               | R/P               | r-1               | r-1               | r-1               | r-1               | r-1              | r-1              |  |  |  |
| 23.10        | AI2C2             | AI2C1             | —                 | —                 | _                 | _                 |                  |                  |  |  |  |
| 15.0         | R/P               | R/P               | R/P               | R/P               | R/P               | R/P               | R/P              | R/P              |  |  |  |
| 10.0         | USERID<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 7:0          | R/P               | R/P               | R/P               | R/P               | R/P               | R/P               | R/P              | R/P              |  |  |  |
| 7:0          |                   |                   |                   | USERID<           | 7:0>              |                   |                  |                  |  |  |  |

# REGISTER 30-4: DEVCFG3: DEVICE CONFIGURATION WORD 3

| Legend:           | r = Reserved bit | P = Programmable bit                     |  |
|-------------------|------------------|------------------------------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0'       |  |
| -n = Value at POR | '1' = Bit is set | 0' = Bit is cleared $x = Bit is unknown$ |  |

- bit 31 Reserved: Write '1'
- bit 30 **FUSBIDIO:** USB USBID Selection bit
  - 1 = USBID pin is controlled by the USB module
  - 0 = USBID pin is controlled by the port function
- bit 29 IOL1WAY: Peripheral Pin Select Configuration bit
  - 1 = Allow only one reconfiguration0 = Allow multiple reconfigurations
- bit 28 **PMDI1WAY:** Peripheral Module Disable Configuration bit
  - 1 = Allow only one reconfiguration
  - 0 = Allow multiple reconfigurations
- bit 27-24 Reserved: Write '1'
- bit 23 AI2C2: Alternate I/O Select for I2C2 bit
  - 1 = I2C2 uses the SDA2/SCL2 pins
  - 0 = I2C2 uses the ASDA2/ASCL2 pins
- bit 22 AI2C1: Alternate I/O Select for I2C1 bit
  - 1 = I2C1 uses the SDA1/SCL1 pins
  - 0 = I2C1 uses the ASDA1/ASCL1 pins

#### bit 21-16 Reserved: Write '1'

bit 15-0 **USERID<15:0>:** User ID bits This is a 16-bit value that is user-defined and is readable via ICSP<sup>™</sup> and JTAG.

### TABLE 33-8: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

| DC CHARACT                                                         | ERISTICS               |      | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.5V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |       |                        |               |  |  |  |  |  |
|--------------------------------------------------------------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------|---------------|--|--|--|--|--|
| Parameter<br>No.                                                   | Typical <sup>(2)</sup> | Max. | Units Conditions                                                                                                                                                                                                                                                                      |       |                        |               |  |  |  |  |  |
| Idle Current (IIDLE): Core Off, Clock on Base Current (Notes 1, 4) |                        |      |                                                                                                                                                                                                                                                                                       |       |                        |               |  |  |  |  |  |
| DC30a                                                              | 0.6                    | —    | mA                                                                                                                                                                                                                                                                                    |       | 4 MHz (Note 3)         |               |  |  |  |  |  |
| DC31a                                                              | 1.5                    | —    | mA                                                                                                                                                                                                                                                                                    |       | 10 MHz                 |               |  |  |  |  |  |
| DC32a                                                              | 4.5                    | —    | mA                                                                                                                                                                                                                                                                                    |       | 30 MHz (Note 3)        |               |  |  |  |  |  |
| DC33a                                                              | 7.5                    | —    | mA                                                                                                                                                                                                                                                                                    |       | 50 MHz <b>(Note 3)</b> |               |  |  |  |  |  |
| DC34a                                                              | 10.5                   | —    | mA                                                                                                                                                                                                                                                                                    |       | 72 MHz                 |               |  |  |  |  |  |
| DC37a                                                              | 100                    | —    | μA                                                                                                                                                                                                                                                                                    | -40°C |                        | LPRC (31 kHz) |  |  |  |  |  |
| DC37b                                                              | 250                    | _    | μA                                                                                                                                                                                                                                                                                    | +25°C | 3.3V                   | (Note 3)      |  |  |  |  |  |
| DC37c                                                              | 380                    | —    | μA                                                                                                                                                                                                                                                                                    | +85°C |                        |               |  |  |  |  |  |

**Note 1:** The test conditions for IIDLE current measurements are as follows:

- Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li>
- OSC2/CLKO is configured as an I/O input pin
- USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
- CPU is in Idle mode (CPU core Halted), and SRAM data memory Wait states = 1
- No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared
- WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
- All I/O pins are configured as inputs and pulled to Vss
- $\overline{\text{MCLR}}$  = VDD
- RTCC and JTAG are disabled
- 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- **3:** This parameter is characterized, but not tested in manufacturing.
- 4: IIDLE electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information.

| DC CHARACTERISTICS |         |                                                             | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |   |                    |     |                                                                 |  |
|--------------------|---------|-------------------------------------------------------------|-------------------------------------------------------|---|--------------------|-----|-----------------------------------------------------------------|--|
| Param.<br>No.      | Symbol  | Characteristics                                             | Min. Typ. Max. Units Com                              |   | Comments           |     |                                                                 |  |
| D312               | TSET    | Internal 4-bit DAC<br>Comparator Reference<br>Settling time | _                                                     | _ | 10                 | μs  | See Note 1                                                      |  |
| D313               | DACREFH | CVREF Input Voltage<br>Reference Range                      | AVss                                                  | _ | AVdd               | V   | CVRSRC with CVRSS = 0                                           |  |
|                    |         |                                                             | VREF-                                                 | _ | VREF+              | V   | CVRSRC with CVRSS = 1                                           |  |
| D314               | DVREF   | CVREF Programmable<br>Output Range                          | 0                                                     | _ | 0.625 x<br>DACREFH | V   | 0 to 0.625 DACREFH with<br>DACREFH/24 step size                 |  |
|                    |         |                                                             | 0.25 x<br>DACREFH                                     | _ | 0.719 x<br>DACREFH | V   | 0.25 x DACREFH to 0.719<br>DACREFH with<br>DACREFH/32 step size |  |
| D315               | DACRES  | Resolution                                                  | —                                                     |   | DACREFH/24         |     | CVRCON <cvrr> = 1</cvrr>                                        |  |
|                    |         |                                                             | —                                                     |   | DACREFH/32         |     | CVRCON <cvrr> = 0</cvrr>                                        |  |
| D316               | DACACC  | Absolute Accuracy <sup>(2)</sup>                            |                                                       |   | 1/4                | LSB | DACREFH/24,<br>CVRCON <cvrr> = 1</cvrr>                         |  |
|                    |         |                                                             | _                                                     |   | 1/2                | LSB | DACREFH/32,<br>CVRCON <cvrr> = 0</cvrr>                         |  |

### TABLE 33-15: COMPARATOR VOLTAGE REFERENCE SPECIFICATIONS

**Note 1:** Settling time was measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but is not tested in manufacturing.

2: These parameters are characterized but not tested.

#### TABLE 33-16: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| DC CHARACTERISTICS |        |                                 | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |         |      |       |                                                                                                    |
|--------------------|--------|---------------------------------|-------------------------------------------------------|---------|------|-------|----------------------------------------------------------------------------------------------------|
| Param.<br>No.      | Symbol | Characteristics                 | Min.                                                  | Typical | Max. | Units | Comments                                                                                           |
| D321               | CEFC   | External Filter Capacitor Value | 8                                                     | 10      | _    | μF    | Capacitor must be low series<br>resistance (1 ohm). Typical<br>voltage on the VCAP pin is<br>1.8V. |

# 35.2 Package Details

This section provides the technical details of the packages.

# 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-052C Sheet 1 of 2

# PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

# 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |
|----------------------------|-------------|----------|------|------|
| Dimension                  | MIN         | NOM      | MAX  |      |
| Contact Pitch              | E           | 0.65 BSC |      |      |
| Optional Center Pad Width  | W2          |          |      | 6.80 |
| Optional Center Pad Length | T2          |          |      | 6.80 |
| Contact Pad Spacing        | C1          |          | 8.00 |      |
| Contact Pad Spacing        | C2          |          | 8.00 |      |
| Contact Pad Width (X44)    | X1          |          |      | 0.35 |
| Contact Pad Length (X44)   | Y1          |          |      | 0.80 |
| Distance Between Pads      | G           | 0.25     |      |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103A

# 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            | MILLIMETERS |      |      |  |
|--------------------------|------------------|-------------|------|------|--|
|                          | Dimension Limits |             |      | MAX  |  |
| Number of Leads          | N                |             |      |      |  |
| Lead Pitch               | е                | 0.80 BSC    |      |      |  |
| Overall Height           | А                |             |      | 1.20 |  |
| Molded Package Thickness | A2               | 0.95 1.00   |      | 1.05 |  |
| Standoff                 | A1               | 0.05 –      |      | 0.15 |  |
| Foot Length              | L                | 0.45        | 0.60 | 0.75 |  |
| Footprint                | L1               | 1.00 REF    |      |      |  |
| Foot Angle               | φ                | 0°          | 3.5° | 7°   |  |
| Overall Width            | E                | 12.00 BSC   |      |      |  |
| Overall Length           | D                | 12.00 BSC   |      |      |  |
| Molded Package Width     | E1               | 10.00 BSC   |      |      |  |
| Molded Package Length    | D1               | 10.00 BSC   |      |      |  |
| Lead Thickness           | С                | 0.09        | _    | 0.20 |  |
| Lead Width               | b                | 0.30        | 0.37 | 0.45 |  |
| Mold Draft Angle Top     | α                | 11°         | 12°  | 13°  |  |
| Mold Draft Angle Bottom  | β                | 11°         | 12°  | 13°  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076B

# PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

NOTES: