Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | etails | | |--------------------------|---------------------------------------------------------------------------------| | roduct Status | Active | | ore Processor | MIPS32® M4K™ | | ore Size | 32-Bit Single-Core | | peed | 72MHz | | onnectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART | | eripherals | Brown-out Detect/Reset, DMA, HLVD, I2S, POR, PWM, WDT | | umber of I/O | 34 | | rogram Memory Size | 128KB (128K x 8) | | ogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 32K x 8 | | ltage - Supply (Vcc/Vdd) | 2.5V ~ 3.6V | | ata Converters | A/D 13x10b | | scillator Type | Internal | | perating Temperature | -40°C ~ 105°C (TA) | | ounting Type | Surface Mount | | ackage / Case | 44-TQFP | | upplier Device Package | 44-TQFP (10x10) | | ırchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx154f128dt-v-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong 1 ## **Pin Diagrams** #### TABLE 3: PIN NAMES FOR 28-PIN GENERAL PURPOSE DEVICES WITH VBAT 28-PIN SOIC (TOP VIEW)<sup>(1,2,3)</sup> 28 SOIC PIC32MX155F128B PIC32MX175F256B | Pin # | Full Pin Name | |-------|----------------------------------------------| | 1 | MCLR | | 2 | VREF+/AN0/C3INC/RPA0/ASDA1/CTED1/PMA1/RA0 | | 3 | VREF-/AN1/RPA1/ASCL1/CTED2/PMRD/RA1 | | 4 | PGED2/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 5 | PGEC2/AN3/C1INC/C2INA/LVDIN/RPB1/CTED12//RB1 | | 6 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 7 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/CTPLS/RB3 | | 8 | Vss | | 9 | OSC1/CLKI/RPA2/RA2 | | 10 | OSC2/CLKO/RPA3/PMA0/RA3 | | 11 | SOSCI/RPB4/RB4 <sup>(4)</sup> | | 12 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 13 | VDD | | 14 | PGED3/RPB5/ASDA2/PMD7/RB5 | | Pin # | Full Pin Name | |-------|------------------------------------------------| | 15 | PGEC3/RPB6/ASCL2/PMD6/RB6 | | 16 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 17 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | 18 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 19 | Vss | | 20 | VCAP | | 21 | PGED1/RPB10/CTED11/PMD2/RB10 | | 22 | PGEC1/TMS/RPB11/PMD1/RB11 | | 23 | AN12/PMD0/RB12 | | 24 | VBAT | | 25 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | 26 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 27 | AVss | | 28 | AVDD | Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and 12.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RBx) can be used as a change notification pin (CNAx-CNBx). See 12.0 "I/O Ports" for more information. - 3: Shaded pins are 5V tolerant. - 4: This is an input-only pin. #### REGISTER 4-5: BMXDRMSZ: DATA RAM SIZE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.24 | R | R | R | R | R | R | R | R | | | | | | 31:24 | BMXDRMSZ<31:24> | | | | | | | | | | | | | 22:40 | R | R | R | R | R | R | R | R | | | | | | 23:16 | BMXDRMSZ<23:16> | | | | | | | | | | | | | 45.0 | R | R | R | R | R | R | R | R | | | | | | 15:8 | BMXDRMSZ<15:8> | | | | | | | | | | | | | 7.0 | R | R | R | R | R | R | R | R | | | | | | 7:0 | | | | BMXDR | MSZ<7:0> | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 BMXDRMSZ<31:0>: Data RAM Memory (DRM) Size bits Static value that indicates the size of the Data RAM in bytes: 0x00008000 = Device has 32 KB RAM 0x00010000 = Device has 64 KB RAM # REGISTER 4-6: BMXPUPBA: PROGRAM FLASH (PFM) USER PROGRAM BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.24 | U-0 | | | | 31:24 | _ | _ | _ | _ | | _ | _ | _ | | | | | 23:16 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 23:16 | _ | _ | _ | _ | BMXPUPBA<19:16> | | | | | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | | | | | 15:8 | BMXPUPBA<15:8> | | | | | | | | | | | | 7.0 | R-0 | | | | 7:0 | BMXPUPBA<7:0> | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-20 Unimplemented: Read as '0' bit 19-11 BMXPUPBA<19:11>: Program Flash (PFM) User Program Base Address bits bit 10-0 BMXPUPBA<10:0>: Read-Only bits This value is always '0', which forces 2 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage. 2: The value in this register must be less than or equal to BMXPFMSZ. #### REGISTER 8-6: REFOOTRIM: REFERENCE OSCILLATOR TRIM REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.04 | R/W-0 | | 31:24 | ROTRIM<8:1> | | | | | | | | | | 00.40 | R/W-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | | 23:16 | ROTRIM<0> | _ | _ | _ | _ | _ | _ | _ | | | 45.0 | U-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | | 15:8 | _ | _ | _ | _ | _ | - | _ | - | | | 7.0 | U-0 | | 7:0 | _ | _ | _ | _ | _ | _ | _ | _ | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-23 ROTRIM<8:0>: Reference Oscillator Trim bits 111111111 = 511/512 divisor added to RODIV value 111111110 = 510/512 divisor added to RODIV value • • 100000000 = 256/512 divisor added to RODIV value • • 000000010 = 2/512 divisor added to RODIV value 000000001 = 1/512 divisor added to RODIV value 000000000 = 0 divisor added to RODIV value bit 22-0 **Unimplemented:** Read as '0' - **Note 1:** While the ON bit (REFO0CON<15>) is '1', writes to this register do not take effect until the DIVSWEN bit is also set to '1'. - 2: Do not write to this register when the ON bit (REFO0CON<15>) is not equal to the ACTIVE bit (REFO0CON<8>). - 3: Specified values in this register do not take effect if RODIV<14:0> bits (REFO0CON<30:16>) = 0. # 9.0 DIRECT MEMORY ACCESS (DMA) CONTROLLER Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 31. "Direct Memory Access (DMA) Controller"** (DS60001117), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The PIC32 Direct Memory Access (DMA) controller is a bus master module useful for data transfers between different devices without CPU intervention. The source and destination of a DMA transfer can be any of the memory mapped modules existent in the PIC32, such as Peripheral Bus devices: SPI, UART, PMP, etc., or memory itself. Figure 9-1 show a block diagram of the DMA Controller module. The DMA Controller module has the following key features: - · Four identical channels, each featuring: - Auto-increment source and destination address registers - Source and destination pointers - Memory to memory and memory to peripheral transfers - Automatic word-size detection: - Transfer granularity, down to byte level - Bytes need not be word-aligned at source and destination - · Fixed priority channel arbitration - Flexible DMA channel operating modes: - Manual (software) or automatic (interrupt) DMA requests - One-Shot or Auto-Repeat Block Transfer modes - Channel-to-channel chaining - Flexible DMA requests: - A DMA request can be selected from any of the peripheral interrupt sources - Each channel can select any (appropriate) observable interrupt as its DMA request source - A DMA transfer abort can be selected from any of the peripheral interrupt sources - Pattern (data) match transfer termination - Multiple DMA channel status interrupts: - DMA channel block transfer complete - Source empty or half empty - Destination full or half full - DMA transfer aborted due to an external event - Invalid DMA address generated - DMA debug support features: - Most recent address accessed by a DMA channel - Most recent DMA channel to transfer data - · CRC Generation module: - CRC module can be assigned to any of the available channels - CRC module is highly configurable #### REGISTER 9-9: DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER (CONTINUED) - bit 4 **CHDHIF:** Channel Destination Half Full Interrupt Flag bit - 1 = Channel Destination Pointer has reached midpoint of destination (CHDPTR = CHDSIZ/2) - 0 = No interrupt is pending - bit 3 CHBCIF: Channel Block Transfer Complete Interrupt Flag bit - 1 = A block transfer has been completed (the larger of CHSSIZ/CHDSIZ bytes has been transferred), or a pattern match event occurs - 0 = No interrupt is pending - bit 2 CHCCIF: Channel Cell Transfer Complete Interrupt Flag bit - 1 = A cell transfer has been completed (CHCSIZ bytes have been transferred) - 0 = No interrupt is pending - bit 1 CHTAIF: Channel Transfer Abort Interrupt Flag bit - 1 = An interrupt matching CHAIRQ has been detected and the DMA transfer has been aborted - 0 = No interrupt is pending - bit 0 CHERIF: Channel Address Error Interrupt Flag bit - 1 = A channel address error has been detected (either the source or the destination address is invalid) - 0 = No interrupt is pending #### REGISTER 10-2: CHEACC: CACHE ACCESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | R/W-0 | U-0 | 31.24 | CHEWEN | _ | _ | _ | _ | _ | _ | _ | | 22,46 | U-0 | 23:16 | _ | _ | _ | _ | _ | - | | _ | | 15:8 | U-0 | 15.6 | _ | _ | _ | _ | _ | _ | _ | _ | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | _ | _ | | CHEID | X<3:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31 **CHEWEN:** Cache Access Enable bits for registers CHETAG, CHEMSK, CHEW0, CHEW1, CHEW2, and CHEW3 1 = The cache line selected by CHEIDX<3:0> is writeable 0 = The cache line selected by CHEIDX<3:0> is not writeable bit 30-4 **Unimplemented:** Write '0'; ignore read bit 3-0 **CHEIDX<3:0>:** Cache Line Index bits The value selects the cache line for reading or writing. PERIPHERAL PIN SELECT OUTPUT REGISTER MAP **TABLE 12-7:** | SSS | | | | Bits | | | | | | | | | | | | | | | | |-----------------------------|----------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | FB00 | RPA0R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | . 200 | | 15:0 | | _ | | | | _ | | _ | | | | _ | | RPA0 | <3:0> | | 0000 | | FB04 | RPA1R | 31:16 | | _ | | | | _ | | _ | | | | _ | _ | _ | _ | | 0000 | | . 501 | | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | RPA1 | <3:0> | | 0000 | | FB08 | RPA2R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | 0000 | | 1 000 | MITALIN | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | RPA2 | <3:0> | | 0000 | | FB0C | RPA3R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1 | | _ | _ | 0000 | | 1 500 | MIMOR | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | RPA3 | <3:0> | | 0000 | | FB10 | RPA4R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1 | | _ | _ | 0000 | | 1 10 | 15 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | RPA4 | <3:0> | | 0000 | | FB20 | RPA8R <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 620 | KFA0K. | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPA8 | <3:0> | | 0000 | | FB24 | RPA9R <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 024 | KEASK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPA9 | <3:0> | | 0000 | | FB2C | RPB0R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | FBZC | KFBUK | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPB0 | <3:0> | | 0000 | | FB30 | RPB1R | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | | - | _ | _ | 0000 | | FB30 | KPDIK | 15:0 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | | RPB1 | <3:0> | | 0000 | | FB34 | RPB2R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | FB34 | KFD2K | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPB2 | <3:0> | | 0000 | | FB38 | RPB3R | 31:16 | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | | - | - | _ | _ | 0000 | | FB36 | RPB3R | 15:0 | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | | | RPB3 | <3:0> | | 0000 | | ED3C | RPB4R | 31:16 | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | | - | - | _ | _ | 0000 | | FB3C | KPD4K | 15:0 | _ | _ | - | - | _ | _ | - | | _ | - | - | | | RPB4 | <3:0> | · | 0000 | | ED 40 | DDDED | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | 0000 | | FB40 | RPB5R | 15:0 | _ | _ | _ | _ | _ | _ | _ | 1 | _ | _ | _ | 1 | | RPB5 | <3:0> | | 0000 | | ED 44 | DDDcD(2) | 31:16 | _ | _ | _ | _ | _ | _ | _ | 1 | _ | _ | _ | 1 | _ | _ | _ | | 0000 | | FB44 | RPB6R <sup>(2)</sup> | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPB6 | <3:0> | | 0000 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: Note 1: This register is only available on 44-pin devices. This register is only available on USB devices. 2: 3: This register is only available on VBAT devices. ## 14.2 Timer Control Registers ### TABLE 14-1: TIMER2-TIMER5 REGISTER MAP | ess | | | | | | | | | | В | its | | | | | | | | | |-----------------------------|---------------------------------|---------------|-------|----------------|-----------|-------|-------|-------|------|--------------------------------------------|------------|------|----------------|----------|------|------|------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 0800 | T2CON | 31:16 | _ | - | _ | _ | _ | _ | - | - | _ | _ | _ | _ | _ | _ | - | - | 0000 | | 0000 | 120014 | 15:0 | ON | | SIDL | _ | _ | | _ | | TGATE | 7 | CKPS<2:0: | > | T32 | _ | TCS | | 0000 | | 0810 | TMR2 | 31:16 | _ | | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | 0000 | | 0010 | TIVITAL | 15:0 | | | | | | | | | | | | 0000 | | | | | | | 0820 | PR2 | 31:16 | _ | | | | | | | | | | 0000 | | | | | | | | 0020 | 1112 | 15:0 | | PR2<15:0> FFFF | | | | | | | | | FFFF | | | | | | | | 000 | T3CON | 31:16 | _ | | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | 0000 | | 07.00 | | 15:0 | ON | | SIDL | _ | _ | | | | TGATE | | TCKPS<2:0: | > | _ | | TCS | | 0000 | | 0A10 | TMR3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | TMR3 | | | | | | | | | 0000 | | 0A20 | PR3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | PR3< | | | | | | | | | FFFF | | 0C00 | T4CON | 31:16 | _ | | | | _ | _ | _ | | | _ | _ | _ | | _ | | | 0000 | | | | 15:0 | ON | | SIDL | _ | _ | | | | TGATE | | CKPS<2:0: | | T32 | | TCS | | 0000 | | 0C10 | TMR4 | 31:16 | | | _ | _ | _ | _ | _ | —<br>=:::::::::::::::::::::::::::::::::::: | <u> </u> | | _ | _ | _ | _ | _ | | 0000 | | - | | 15:0 | | | | | | | | TMR4 | | | | | | | | | 0000 | | 0C20 | PR4 | 31:16 | _ | | _ | _ | _ | _ | _ | | | | _ | _ | _ | _ | _ | | 0000 | | - | | 15:0 | | | | | | | | PR4< | | | | | | | | | FFFF | | 0E00 | T5CON | 31:16<br>15:0 | ON | _ | —<br>SIDL | _ | _ | | _ | _ | —<br>TGATE | | —<br>CKPS<2:0: | _ | _ | _ | TCS | _ | 0000 | | - | | | — | | SIDL — | _ | _ | _ | _ | | TGATE | | | <u> </u> | _ | _ | - | | 0000 | | 0E10 | TMR5 | 31:16<br>15:0 | | | | | | | | | | | | 0000 | | | | | | | - | | | | | | | | | | | | | | | | | | | 0000 | | 0E20 | PR5 | 31:16 | _ | _ | _ | _ | _ | _ | _ | —<br>DD5 - | 15:05 | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | PR5<15:0> FFFF | | | | | | | | | | | | | | | | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See 12.2 "CLR, SET and INV Registers" for more information. # 19.0 SERIAL PERIPHERAL INTERFACE (SPI) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 23.** "**Serial Peripheral Interface (SPI)**" (DS60001106), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The SPI module is a synchronous serial interface that is useful for communicating with external peripherals and other microcontrollers. These peripheral devices may be Serial EEPROMs, Shift registers, display drivers, Analog-to-Digital Converters (ADC), etc. The PIC32 SPI module is compatible with Motorola® SPI and SIOP interfaces. The following are key features of the SPI module: - Master mode and Slave mode support - · Four clock formats - · Enhanced Framed SPI protocol support - User-configurable 8-bit, 16-bit and 32-bit data width - Separate SPI FIFO buffers for receive and transmit - FIFO buffers act as 4/8/16-level deep FIFOs based on 32/16/8-bit data width - Programmable interrupt event on every 8-bit, 16-bit and 32-bit data transfer - Operation during Sleep and Idle modes - Audio Codec Support: - I<sup>2</sup>S protocol - Left-justified - Right-justified - PCM FIGURE 19-1: SPI MODULE BLOCK DIAGRAM # 21.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS60001107), which available from the Documentation > Reference Manual section of the web Microchip PIC32 site (www.microchip.com/pic32). The UART module is one of the serial I/O modules available in PIC32MX1XX/2XX 28/44-pin XLP Family devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols, such as RS-232, RS-485, LIN, and IrDA®. The UART module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder. The following are key features of the UART module: - Full-duplex, 8-bit or 9-bit data transmission - Even, Odd or No Parity options (for 8-bit data) - One or two Stop bits - Hardware auto-baud feature - · Hardware flow control option - Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler - Baud rates ranging from 33.4 bps to 17.5 Mbps at 72 MHz - 8-level deep First In First Out (FIFO) transmit data buffer - · 8-level deep FIFO receive data buffer - Parity, framing and buffer overrun error detection - Support for interrupt-only on address detect (9th bit = 1) - Separate transmit and receive interrupts - Loopback mode for diagnostic support - · LIN protocol support - IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support - · Auto-baud support - · Ability to receive data during Sleep mode Figure 21-1 illustrates a simplified block diagram of the UART module. FIGURE 21-1: UART SIMPLIFIED BLOCK DIAGRAM #### REGISTER 21-1: UxMODE: UARTx MODE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|---------------------| | 24.04 | U-0 | 31:24 | | _ | _ | _ | _ | | _ | _ | | 00.40 | R/W-0 | R-0, HS, HC | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 23:16 | SLPEN | ACTIVE | _ | _ | _ | CLKSEL<1:0> | | RUNOVF | | 45.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | ON | _ | SIDL | IREN | RTSMD | _ | UEN< | 1:0> <sup>(1)</sup> | | 7.0 | R/W-0 | 7:0 | WAKE | LPBACK | ABAUD | RXINV | BRGH | PDSEL | <1:0> | STSEL | Legend:HS = Hardware setHC = Hardware clearedR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 31-24 Unimplemented: Read as '0' bit 23 SLPEN: Run During Sleep Enable bit 1 = UARTx BRG clock runs during Sleep mode 0 = UARTx BRG clock is turned off during Sleep mode **Note:** SLPEN = 1 only applies if CLKSEL = FRC. All clocks, as well as the UART, are disabled in Deep Sleep mode. bit 22 ACTIVE: UARTx Module Running Status bit 1 = UARTx module is active (UxMODE register should not be updated) 0 = UARTx module is not active (UxMODE register can be updated) bit 21-19 Unimplemented: Read as '0' bit 18-17 CLKSEL<1:0>: UARTx Module Clock Selection bits 11 = BRG clock is PBCLK2 10 = BRG clock is FRC 01 = BRG clock is SYSCLK (turned off in Sleep mode) 00 = BRG clock is PBCLK2 (turned off in Sleep mode) bit 16 RUNOVF: Run During Overflow Condition Mode bit 1 = When an Overflow Error (OERR) condition is detected, the shift register continues to run to remain synchronized 0 = When an Overflow Error (OERR) condition is detected, the shift register stops accepting new data (Legacy mode) bit 15 ON: UARTx Enable bit 1 = UARTx module is enabled. UARTx pins are controlled by UARTx as defined by UEN<1:0> and UTXEN control bits 0 = UARTx module is disabled. All UARTx pins are controlled by corresponding bits in the PORTx, TRISx, and LATx registers; UARTx power consumption is minimal bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue operation when device enters Idle mode 0 = Continue operation in Idle mode **Note 1:** These bits are present for legacy compatibility, and are superseded by PPS functionality on these devices (see **12.3** "**Peripheral Pin Select**" for more information). #### REGISTER 22-7: PMRADDR: PARALLEL PORT READ ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.04 | U-0 | | | | 31:24 | | | _ | _ | _ | _ | _ | _ | | | | | 22.40 | U-0 | | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 45.0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 15:8 | _ | RCS1 | _ | _ | _ | F | RADDR<10:8 | > | | | | | 7:0 | R/W-0 | | | | | RADDR<7:0> | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-15 Unimplemented: Read as '0' bit 14 RCS1: Chip Select 1 bit 1 = Chip Select 1 is active 0 = Chip Select 1 is inactive (RADDR14 function is selected) bit 13-11 **Unimplemented:** Read as '0' bit 10-0 **RADDR<13:0>:** Address bits **Note:** This register is only used when the DUALBUF bit (PMCON<17>) is set to '1'. #### REGISTER 23-5: ALRMTIME: ALARM TIME VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 24.04 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | | | 31:24 | | | HR10 | <1:0> | HR01<3:0> | | | | | | | 22.40 | U-0 | R/W-x | | | 23:16 | _ | | MIN10<2:0> | | MIN01<3:0> | | | | | | | 45.0 | U-0 | R/W-x | | | 15:8 | _ | | SEC10<2:0> | | SEC01<3:0> | | | | | | | 7.0 | U-0 | | | 7:0 | _ | _ | _ | _ | _ | _ | _ | _ | | | #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-30 Unimplemented: Read as '0' bit 29-28 HR10<1:0>: Binary Coded Decimal value of hours bits, 10s place digit; contains a value from 0 to 2 bit 27-24 HR01<3:0>: Binary Coded Decimal value of hours bits, 1s place digit; contains a value from 0 to 9 bit 23 Unimplemented: Read as '0' bit 22-20 MIN10<2:0>: Binary Coded Decimal value of minutes bits, 10s place digit; contains a value from 0 to 5 bit 19-16 MIN01<3:0>: Binary Coded Decimal value of minutes bits, 1s place digit; contains a value from 0 to 9 bit 15 Unimplemented: Read as '0' bit 14-12 SEC10<2:0>: Binary Coded Decimal value of seconds bits, 10s place digit; contains a value from 0 to 5 bit 11-8 SEC01<3:0>: Binary Coded Decimal value of seconds bits, 1s place digit; contains a value from 0 to 9 bit 7-0 Unimplemented: Read as '0' **NOTES:** #### 30.0 SPECIAL FEATURES Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Configuration" Section 32. Section (DS60001124) and "Programming and Diagnostics" (DS60001129), which are available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). PIC32MX1XX/2XX 28/44-pin XLP Family devices include the following features intended to maximize application flexibility, reliability and minimize cost through elimination of external components. - · Flexible device configuration - Joint Test Action Group (JTAG) interface - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) #### 30.1 Configuration Bits The Configuration bits can be programmed using the following registers to select various device configurations. - DEVCFG0: Device Configuration Word 0 - DEVCFG1: Device Configuration Word 1 - DEVCFG2: Device Configuration Word 2 - DEVCFG3: Device Configuration Word 3 - · CFGCON: Configuration Control Register In addition, the DEVID register (Register 30-6) provides device and revision information. #### REGISTER 30-3: DEVCFG2: DEVICE CONFIGURATION WORD 2 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-----------------------|-------------------|-------------------|-----------------------|-------------------|--------------------------------|------------------|------------------|--|--| | 31:24 | R/P | | | 31.24 | FDSEN | DSWDTEN | DSWDTOSC | DSWDTPS<4:0> | | | | | | | | 22,46 | R/P | r-1 | R/P | R/P | r-1 | R/P | R/P | R/P | | | | 23:16 | DSBOREN | _ | VBATBOREN | BOREN — FPLLODIV<2:0> | | | | | | | | 15.0 | R/P | r-1 | r-1 | r-1 | r-1 | R/P | R/P | R/P | | | | 15:8 | UPLLEN <sup>(1)</sup> | _ | _ | _ | _ | — UPLLIDIV<2:0> <sup>(1)</sup> | | | | | | 7.0 | R/P | R/P-1 | R/P | R/P-1 | r-1 | R/P | R/P | R/P | | | | 7:0 | FPLLICLK | | FPLLMUL<2:0 | > | _ | FPLLIDIV<2:0> | | | | | Legend: r = Reserved bit P = Programmable bit R = Readable bit U = Unimplemented bit, read as '0' W = Writable bit -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown - bit 31 FDSEN: Deep Sleep Enable bit - 1 = Deep Sleep mode is entered on a WAIT command - 0 = Sleep mode is entered on a WAIT command - bit 30 **DSWDTEN:** Deep Sleep Watchdog Timer Enable bit - 1 = Enable the Deep Sleep Watchdog Timer (DSWDT) during Deep Sleep mode - 0 = Disable the DSWDT during Deep Sleep mode - bit 29 DSWDTOSC: Deep Sleep Watchdog Timer Reference Clock Select bit - 1 = Select the LPRC Oscillator as the DSWDT reference clock - 0 = Select the Secondary Oscillator as the DSWDT reference clock - bit 28-24 DSWDTPS<4:0>: Deep Sleep Watchdog Timer Postscale Select bits - $11111 = 1:2^{36}$ - $11110 = 1:2^{35}$ - $11101 = 1:\overline{2}^{34}$ - $11100 = 1:2^{33}$ $11011 = 1:2^{32}$ - $11010 = 1:2^{31}$ - $11001 = 1.\overline{2}^{30}$ - $11000 = 1:2^{29}$ - $10111 = 1:2^{28}$ - $10110 = 1:2^{27}$ - $10101 = 1:2^{26}$ - $10100 = 1.2^{25}$ - $10011 = 1:2^{24}$ - $10010 = 1:2^{23}$ $10001 = 1:2^{22}$ - $10000 = 1:\overline{2^{21}}$ - $01111 = 1:2^{20}$ - $01110 = 1:\overline{2}^{19}$ - $01101 = 1:2^{18}$ $01100 = 1:2^{17}$ - $01011 = 1:2^{16}$ - $01010 = 1:\overline{2}^{15}$ - $01001 = 1:2^{14}$ - $01000 = 1:2^{13}$ - $00111 = 1:2^{12}$ - $00110 = 1:2^{11}$ - $00101 = 1:2^{10}$ - $00100 = 1:2^9$ - $00011 = 1:2^8$ - $00010 = 1:2^{7}$ - $00001 = 1:2^6$ - $00000 = 1:2^5$ Note 1: This bit is only available on PIC32MX2XX devices. **TABLE 33-15: COMPARATOR VOLTAGE REFERENCE SPECIFICATIONS** | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|---------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-------|-----------------------------------------------------------------|--| | Param.<br>No. | Symbol | Characteristics | Min. | Тур. | Max. | Units | Comments | | | D312 | TSET | Internal 4-bit DAC<br>Comparator Reference<br>Settling time | _ | 1 | 10 | μs | See Note 1 | | | D313 | DACREFH | CVREF Input Voltage | AVss | _ | AVDD | V | CVRSRC with CVRSS = 0 | | | | | Reference Range | VREF- | _ | VREF+ | V | CVRSRC with CVRSS = 1 | | | D314 | DVREF | CVREF Programmable Output Range | 0 | _ | 0.625 x<br>DACREFH | V | 0 to 0.625 DACREFH with DACREFH/24 step size | | | | | | 0.25 x<br>DACREFH | _ | 0.719 x<br>DACREFH | V | 0.25 x DACREFH to 0.719<br>DACREFH with<br>DACREFH/32 step size | | | D315 | DACRES | Resolution | _ | _ | DACREFH/24 | _ | CVRCON <cvrr> = 1</cvrr> | | | | | | _ | _ | DACREFH/32 | _ | CVRCON <cvrr> = 0</cvrr> | | | D316 | DACACC | Absolute Accuracy <sup>(2)</sup> | _ | _ | 1/4 | LSB | DACREFH/24,<br>CVRCON <cvrr> = 1</cvrr> | | | | | | _ | _ | 1/2 | LSB | DACREFH/32,<br>CVRCON <cvrr> = 0</cvrr> | | **Note 1:** Settling time was measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but is not tested in manufacturing. #### **TABLE 33-16: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS** | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | |--------------------|--------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|-------------------------------------------------------------------------------------------| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Comments | | D321 | CEFC | External Filter Capacitor Value | 8 | 10 | _ | μF | Capacitor must be low series resistance (1 ohm). Typical voltage on the VCAP pin is 1.8V. | **<sup>2:</sup>** These parameters are characterized but not tested. TABLE 33-35: ADC MODULE SPECIFICATIONS (CONTINUED) | | AC CHAR | RACTERISTICS | Standard Operating Conditions: 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|-------|---------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | | | ADC Ac | curacy – N | leasurements with Inter | nal VREF+/V | REF- | | | • | | | | AD20d | Nr | Resolution | | 10 data bits | 3 | bits | (Note 3) | | | | AD21d | INL | Integral Non-linearity | > -1 | _ | < 1 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.0V to 3.6V<br>(Note 3) | | | | AD22d | DNL | Differential Non-linearity | > -1 | _ | < 1 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.0V to 3.6V<br>(Notes 2,3) | | | | AD23d | GERR | Gain Error | > -4 | _ | < 4 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.0V to 3.6V<br>(Note 3) | | | | AD24d | EOFF | Offset Error | > -2 | _ | < 2 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.0V to 3.6V<br>(Note 3) | | | | AD25d | | Monotonicity | | | | | Guaranteed | | | | Dynami | c Performa | ance | | | | | | | | | AD32b | SINAD | Signal to Noise and Distortion | 55 | 58.5 | | dB | (Notes 3,4) | | | | AD34b | ENOB | Effective Number of bits | 9.0 | 9.5 | | bits | (Notes 3,4) | | | Note 1: These parameters are not characterized or tested in manufacturing. - 2: With no missing codes. - **3:** These parameters are characterized, but not tested in manufacturing. - 4: Characterized with a 1 kHz sine wave. - **5:** The ADC module is functional at VBORMIN < VDD < 2.0V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. FIGURE 33-18: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000) - 1 Software sets ADxCON. SAMP to start sampling. - ② Sampling starts after discharge period. TSAMP is described in Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104) in the "PIC32 Family Reference Manual". - 3 Software clears ADxCON. SAMP to start conversion. - (4) Sampling ends, conversion sequence starts. - (5) Convert bit 9. - 6 Convert bit 8. - (7) Convert bit 0. - (8) One TAD for end of conversion. ## **INDEX** | A | | EJTAG Debug Support | | |-----------------------------------------------------|---------|---------------------------------------------|------| | AC Characteristics | 310 | Power Management | | | 10-Bit Conversion Rate Parameters | 332 | CPU Module | | | ADC Specifications | 330 | CTMU Pinout I/O Descriptions | | | Analog-to-Digital Conversion Requirements | | Customer Change Notification Service | | | EJTAG Timing Requirements | | Customer Notification Service | | | Internal FRC Accuracy | | Customer Support | 361 | | Internal RC Accuracy | | D | | | OTG Electrical Specifications | | | | | Parallel Master Port Read Requirements | | DC and AC Characteristics | 0.44 | | Parallel Master Port Write | | Graphs and Tables | | | Parallel Master Port Write Requirements | 338 | DC Characteristics | | | Parallel Slave Port Requirements | | I/O Pin Input Specifications | | | PLL Clock Timing | | I/O Pin Output Specifications | | | ADC Pinout I/O Descriptions | | Idle Current (IIDLE) | | | Analog-to-Digital Converter (ADC) | | Power-Down Current (IPD) | | | Assembler | | Program Memory | | | MPASM Assembler | 294 | Temperature and Voltage Specifications | | | _ | | Development Support | | | В | | Direct Memory Access (DMA) Controller | 93 | | Block Diagrams | | E | | | ADC Module | 233 | Electrical Characteristics | 207 | | Comparator I/O Operating Modes | 245 | AC | _ | | Comparator Voltage Reference | 249 | | | | Connections for On-Chip Voltage Regulator | 289 | High/Low-Voltage Detect | | | Core and Peripheral Modules | 19 | Errata | 16 | | CPU | 39 | External Clock | 246 | | CTMU Configurations | | Timer1 Timing Requirements | | | Time Measurement | 257 | Timer2, 3, 4, 5 Timing Requirements | | | DMA | 93 | Timing Requirements | | | I <sup>2</sup> C Circuit | 196 | External Interrupts Pinout I/O Descriptions | 22 | | Input Capture | 179 | F | | | Interrupt Controller | | Flash Program Memory | 55 | | JTAG Programming, Debugging and Trace Ports | | RTSP Operation | | | Output Compare Module | 183 | K13F Operation | | | PMP Pinout and Connections to External Devices | s 211 | Н | | | Prefetch Module | 113 | High-Voltage Detect (HVD) | 63 | | Reset System | 61 | riigii-voitage Detect (rivb) | | | RTCC | 223 | I | | | SPI Module | 187 | I/O Ports | 147 | | Timer1 | 163 | Parallel I/O (PIO) | | | Timer2/3/4/5 (16-Bit) | 167 | Write/Read Timing | | | Typical Multiplexed Port Structure | | I2C1 through I2C4 Pinout I/O Descriptions | | | UART | | IC1 through IC5 Pinout I/O Descriptions | | | WDT and Power-up Timer17 | 73, 177 | Input Change Notification | | | Brown-out Reset (BOR) | | Instruction Set | | | and On-Chip Voltage Regulator | 289 | Inter-Integrated Circuit (I <sup>2</sup> C) | | | | | Internal Voltage Reference Specifications | | | C | | Internet Address | | | C Compilers | | Interrupt Controller | | | MPLAB C18 | 294 | IRG, Vector and Bit Location | | | Charge Time Measurement Unit (CTMU) | 257 | | | | Comparator | | J | | | Specifications30 | 08, 309 | JTAG, Trace, and Programming/Debugging | | | Comparator 1, 2, and CVREF Pinout I/O Descriptions. | 27 | Pinout I/O Descriptions | 32 | | Comparator Module | | | 52 | | Comparator Voltage Reference (CVref | | M | | | Configuration Bit | | Memory Maps | | | Configuring Analog Port Pins | | PIC32MX150/250 Devices | | | CPU | | (32 KB RAM, 128 KB Flash) | 44 | | Architecture Overview | 40 | PIC32MX170/270 | | | Coprocessor 0 Registers | 41 | (64 KB RAM, 256 KB Flash) | 45 | | Core Exception Types | | Memory Organization | | | • • • | | , 3 | |