Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | <b>Details</b> | | |---------------------------|---------------------------------------------------------------------------------| | roduct Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | peed | 72MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART | | eripherals | Brown-out Detect/Reset, DMA, HLVD, I2S, POR, PWM, WDT | | lumber of I/O | 34 | | rogram Memory Size | 256KB (256K x 8) | | rogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 64K x 8 | | oltage - Supply (Vcc/Vdd) | 2.5V ~ 3.6V | | ata Converters | A/D 13x10b | | Scillator Type | Internal | | perating Temperature | -40°C ~ 105°C (TA) | | lounting Type | Surface Mount | | ackage / Case | 44-VQFN Exposed Pad | | upplier Device Package | 44-QFN (8x8) | | urchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx174f256dt-v-ml | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### TABLE 9: PIN NAMES FOR 28-PIN USB DEVICES WITH VBAT 28-PIN QFN (TOP VIEW)(1,2,3,4) PIC32MX255F128B PIC32MX275F256B 28 1 | Pin# | Full Pin Name | |------|-----------------------------------------------------| | 1 | PGED2/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 2 | PGEC2/AN3/C1INC/C2INA/LVDIN/RPB1/CTED12/PMD1/RB1 | | 3 | PGED1/AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 4 | PGEC1/AN5/C1INA/C2INC/RTCC/RPB3/SCL2/CTPLS/PMWR/RB3 | | 5 | Vss | | 6 | OSC1/CLKI/RPA2/RA2 | | 7 | OSC2/CLKO/RPA3/PMA0/RA3 | | 8 | SOSCI <sup>/</sup> RPB4/CTED11/RB4 <sup>(5)</sup> | | 9 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 10 | VDD | | 11 | TMS/RPB5/USBID/PMRD/RB5 | | 12 | VBUS | | 13 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 14 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin # | Full Pin Name | |-------|-------------------------------------------------| | 15 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 16 | Vss | | 17 | VCAP | | 18 | D+ | | 19 | D- | | 20 | VUSB3V3 | | 21 | VBAT | | 22 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMA1/RB14 | | 23 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 24 | AVss | | 25 | AVDD | | 26 | MCLR | | 27 | PGED3/VREF+/AN0/C3INC/RPA0/ASDA1/CTED1/PMD7/RA0 | | 28 | PGEC3/Vref-/AN1/RPA1/ASCL1/CTED2/PMD6/RA1 | Note - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and 12.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RBx) can be used as a change notification pin (CNAx-CNBx). See 12.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: Shaded pins are 5V tolerant. - 5: This is an input-only pin. #### **Table of Contents** | 1.0 | Device Overview | 19 | |------|----------------------------------------------------|-----| | 2.0 | Guidelines for Getting Started with 32-bit MCUs | 33 | | 3.0 | CPU | 39 | | 4.0 | Memory Organization | 43 | | 5.0 | Flash Program Memory | 55 | | 6.0 | Resets | | | 7.0 | Interrupt Controller | 69 | | 8.0 | Oscillator Configuration | 79 | | 9.0 | Direct Memory Access (DMA) Controller | 93 | | 10.0 | Prefetch Cache | 113 | | 11.0 | USB On-The-Go (OTG) | 123 | | 12.0 | I/O Ports | 147 | | 13.0 | Timer1 | 163 | | 14.0 | Timer2/3, Timer4/5 | 167 | | 15.0 | Watchdog Timer (WDT) | 173 | | | Deep Sleep Watchdog Timer (DSWDT) | | | 17.0 | Input Capture | 179 | | 18.0 | Output Compare | 183 | | 19.0 | Serial Peripheral Interface (SPI) | 187 | | 20.0 | Inter-Integrated Circuit (I <sup>2</sup> C) | 195 | | 21.0 | Universal Asynchronous Receiver Transmitter (UART) | 203 | | 22.0 | Parallel Master Port (PMP) | 211 | | 23.0 | Real-Time Clock and Calendar (RTCC) | 223 | | 24.0 | 10-bit Analog-to-Digital Converter (ADC) | 233 | | 25.0 | Comparator | 245 | | 26.0 | Comparator Voltage Reference (CVREF) | 249 | | 27.0 | High/Low-Voltage Detect (HLVD) | 253 | | 28.0 | Charge Time Measurement Unit (CTMU) | 257 | | 29.0 | Power-Saving Features | 263 | | 30.0 | Special Features | 277 | | 31.0 | Instruction Set | 291 | | 32.0 | Development Support | 293 | | 33.0 | Electrical Characteristics | 297 | | 34.0 | DC and AC Device Characteristics Graphs | 341 | | 35.0 | Packaging Information | 345 | | | Microchip Web Site | | | | omer Change Notification Service | | | | omer Support | | | | uct Identification System | | #### 1.0 DEVICE OVERVIEW Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). This document contains device-specific information for PIC32MX1XX/2XX 28/44-pin XLP Family devices. Figure 1-1 illustrates a general block diagram of the core and peripheral modules in the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. Table 1-1 through Table 1-16 list the functions of the various pins shown in the pinout diagrams. #### FIGURE 1-1: BLOCK DIAGRAM Coprocessor 0 also contains the logic for identifying and managing exceptions. Exceptions can be caused by a variety of sources, including alignment errors in data, external events or program errors. Table 3-3 lists the exception types in order of priority. TABLE 3-3: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE EXCEPTION TYPES | Exception | Description | |-----------|----------------------------------------------------------------------------------------------------------------------------------| | Reset | Assertion MCLR or a Power-on Reset (POR). | | DSS | EJTAG debug single step. | | DINT | EJTAG debug interrupt. Caused by the assertion of the external EJ_DINT input or by setting the EjtagBrk bit in the ECR register. | | NMI | Assertion of NMI signal. | | Interrupt | Assertion of unmasked hardware or software interrupt signal. | | DIB | EJTAG debug hardware instruction break matched. | | AdEL | Fetch address alignment error. Fetch reference to protected address. | | IBE | Instruction fetch bus error. | | DBp | EJTAG breakpoint (execution of SDBBP instruction). | | Sys | Execution of SYSCALL instruction. | | Вр | Execution of BREAK instruction. | | RI | Execution of a reserved instruction. | | CpU | Execution of a coprocessor instruction for a coprocessor that is not enabled. | | CEU | Execution of a CorExtend instruction when CorExtend is not enabled. | | Ov | Execution of an arithmetic instruction that overflowed. | | Tr | Execution of a trap (when trap condition is true). | | DDBL/DDBS | EJTAG Data Address Break (address only) or EJTAG data value break on store (address + value). | | AdEL | Load address alignment error. Load reference to protected address. | | AdES | Store address alignment error. Store to protected address. | | DBE | Load or store bus error. | | DDBL | EJTAG data hardware breakpoint matched in load data compare. | #### 3.3 Power Management The MIPS M4K processor core offers many power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports slowing or Halting the clocks, which reduces system power consumption during Idle periods. # 3.3.1 INSTRUCTION-CONTROLLED POWER MANAGEMENT The mechanism for invoking Power-Down mode is through execution of the WAIT instruction. For more information on power management, see 29.0 "Power-Saving Features". #### 3.4 EJTAG Debug Support The MIPS M4K processor core provides an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard User mode and Kernel modes of operation, the M4K core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a Debug Exception Return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine. The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification define which registers are selected and how they are used. ### 4.2 Bus Matrix Control Registers TABLE 4-2: BUS MATRIX REGISTER MAP | ess ( | | Φ | | | | | | | | Ві | ts | | | | | | | | | |-----------------------------|----------------------------|-------------------------|----------------|-------|-------|-------|-------|---------------|------|--------------|---------------------------|--------------|------|---------------|---------------|---------------|--------------|--------------|---------------| | Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 2000 | 2000 BMXCON <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | BMX<br>CHEDMA | _ | _ | _ | _ | _ | BMX<br>ERRIXI | BMX<br>ERRICD | BMX<br>ERRDMA | BMX<br>ERRDS | BMX<br>ERRIS | 001F | | 2000 | BIVIXCOIN | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | BMX<br>WSDRM | _ | _ | _ | В | MXARB<2:0 | )> | 0041 | | 2010 | BMXDKPBA <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 2010 | DIVINDREDA | 15:0 | BMXDKPBA<15:0> | | | | | | | | | | | | | 0000 | | | | | 2020 | BMXDUDBA <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 2020 | DIVINOUDDIN (** | 15:0 | | | | | | | | BMXDUD | BA<15:0> | | | | | | | | 0000 | | 2030 | BMXDUPBA <sup>(1)</sup> | 31:16 | 31:16 | | | | | | | _ | _ | 0000 | | | | | | | | | 2030 | DIVIZED BA | 15:0 | | | | | | | | BMXDUP | BA<15:0> | | | | | | | | 0000 | | 2040 | BMXDRMSZ | 31:16 | | | | | | | | BMXDRM | 97 <b>∠</b> 31·∩ <b>►</b> | | | | | | | | xxxx | | 2040 | BIVIADINIOZ | 15:0 | | | | | | | | DIVINDICIVI | 02<01.0> | | | | | | | | xxxx | | 2050 | BMXPUPBA <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | BMXPUP | 3A<19:16> | | 0000 | | 2000 | DIVIXI OF BA | 15:0 | | | | | | | | BMXPUP | BA<15:0> | | | | | | | | 0000 | | 2060 | BMXPFMSZ | SZ 31:16 BMXPFMSZ<31:0> | | | | | | | | | | | | xxxx | | | | | | | 2000 | DIVIZE T WOL | 15:0 | | | | | | | | DIVIXI I IVI | 02301.02 | | | | | | | | xxxx | | 2070 | BMXBOOTSZ | 31:16 | | | | | | | | BMXBOOT | S7~31·0~ | | | | | | | | 0000 | | 2010 | DIVINDOOTSE | 15:0 | | | | | | | | DIVINDOO | 02<01.0> | | | | | | | | 0000 | PIC32MX1XX/2XX 28/44-PIN XLP FAMILY Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See 12.2 "CLR, SET and INV Registers" for more information. # 8.0 OSCILLATOR CONFIGURATION Note: This data sheet summarizes the features of the PIC32MX1XX/2XX XLP family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 42. "Oscillators with Enhanced PLL"** (DS60001250) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). The PIC32MX1XX/2XX XLP oscillator system has the following modules and features: - A total of five external and internal oscillator options as clock sources - On-Chip PLL with user-selectable input divider, multiplier and output divider to boost operating frequency on select internal and external oscillator sources - On-Chip user-selectable divisor postscaler on select oscillator sources - Software-controllable switching between various clock sources - A Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery - Dedicated On-Chip PLL for USB modules - · Flexible reference clock output - Multiple clock branches for peripherals for better performance flexibility A block diagram of the oscillator system is provided in Figure 8-1. #### 8.1 Fail-Safe Clock Monitor (FSCM) The PIC32MX1XX/2XX XLP oscillator system includes a Fail-safe Clock Monitor (FSCM). The FSCM monitors the SYSCLK for continuous operation. If it detects that the SYSCLK has failed, it switches the SYSCLK over to the BFRC oscillator and triggers a NMI. The BFRC is an untuned 8 MHz oscillator that will drive the SYSCLK during FSCM event. When the NMI is executed, software can attempt to restart the main oscillator or shut down the system. In Sleep mode both the SYSCLK and the FSCM halt, which prevents FSCM detection. #### **REGISTER 8-2: OSCTUN: FRC TUNING REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | _ | _ | _ | _ | - | 1 | _ | _ | | 22.46 | U-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 23:16 | _ | _ | _ | _ | _ | - | _ | _ | | 45.0 | U-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | _ | _ | _ | _ | _ | - | _ | _ | | 7:0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | _ | _ | | | TUN< | 5:0> <sup>(1)</sup> | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-6 Unimplemented: Read as '0' bit 5-0 **TUN<5:0>:** FRC Oscillator Tuning bits<sup>(1)</sup> 100000 = Center frequency -2% 100001 = • • 111111 = 000000 = Center frequency; Oscillator runs at nominal frequency (8 MHz) 000001 = • • 011110 = 011111 = Center frequency +2% **Note 1:** OSCTUN functionality has been provided to help customers compensate for temperature effects on the FRC frequency over a wide range of temperatures. The tuning step size is an approximation, and is neither characterized, nor tested. Note: Writes to this register require an unlock sequence. Refer to Section 42. "Oscillators with Enhanced PLL" (DS60001250) in the "PIC32 Family Reference Manual" for details. #### REGISTER 9-9: DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER (CONTINUED) - bit 4 **CHDHIF:** Channel Destination Half Full Interrupt Flag bit - 1 = Channel Destination Pointer has reached midpoint of destination (CHDPTR = CHDSIZ/2) - 0 = No interrupt is pending - bit 3 CHBCIF: Channel Block Transfer Complete Interrupt Flag bit - 1 = A block transfer has been completed (the larger of CHSSIZ/CHDSIZ bytes has been transferred), or a pattern match event occurs - 0 = No interrupt is pending - bit 2 CHCCIF: Channel Cell Transfer Complete Interrupt Flag bit - 1 = A cell transfer has been completed (CHCSIZ bytes have been transferred) - 0 = No interrupt is pending - bit 1 CHTAIF: Channel Transfer Abort Interrupt Flag bit - 1 = An interrupt matching CHAIRQ has been detected and the DMA transfer has been aborted - 0 = No interrupt is pending - bit 0 CHERIF: Channel Address Error Interrupt Flag bit - 1 = A channel address error has been detected (either the source or the destination address is invalid) - 0 = No interrupt is pending #### REGISTER 10-1: CHECON: CACHE CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | | _ | _ | _ | _ | | _ | _ | | 00.40 | U-0 R/W-0 | | 23:16 | _ | _ | _ | _ | _ | _ | _ | CHECOH | | 45.0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | _ | _ | _ | _ | _ | _ | DCSZ | <b>′</b> <1:0> | | 7:0 | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | | | | _ | PREFE | N<1:0> | _ | PFMWS<2:0> | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-17 Unimplemented: Write '0'; ignore read bit 16 CHECOH: Cache Coherency Setting on a PFM Program Cycle bit 1 = Invalidate all data and instruction lines 0 = Invalidate all data lnes and instruction lines that are not locked bit 15-10 Unimplemented: Write '0'; ignore read bit 9-8 DCSZ<1:0>: Data Cache Size in Lines bits 11 = Enable data caching with a size of 4 Lines 10 = Enable data caching with a size of 2 Lines 01 = Enable data caching with a size of 1 Line 00 = Disable data caching Changing these bits induce all lines to be reinitialized to the "invalid" state. bit 7-6 **Unimplemented:** Write '0'; ignore read bit 5-4 **PREFEN<1:0>:** Predictive Prefetch Enable bits 11 = Enable predictive prefetch for both cacheable and non-cacheable regions 10 = Enable predictive prefetch for non-cacheable regions only 01 = Enable predictive prefetch for cacheable regions only 00 = Disable predictive prefetch bit 3 Unimplemented: Write '0'; ignore read bit 2-0 **PFMWS<2:0>:** PFM Access Time Defined in Terms of SYSLK Wait States bits 111 = Seven Wait states 110 = Six Wait states 101 = Five Wait states 100 = Four Wait states 011 = Three Wait states 010 = Two Wait states 001 = One Wait state 000 = Zero Wait state #### REGISTER 10-4: CHEMSK: CACHE TAG MASK REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--| | 24.24 | U-0 | | | | | | 31:24 | _ | _ | _ | _ | - | _ | _ | _ | | | | | | | 22:40 | U-0 | | | | | | 23:16 | _ | _ | _ | _ | | _ | _ | _ | | | | | | | 15.0 | R/W-0 | | | | | | 15:8 | LMASK<10:3> | | | | | | | | | | | | | | 7:0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | | | | | | | I | _MASK<2:0> | | _ | | _ | _ | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Write '0'; ignore read bit 15-5 LMASK<10:0>: Line Mask bits - 1 = Enables mask logic to force a match on the corresponding bit position in the LTAG<19:0> bits (CHETAG<23:4>) and the physical address. - 0 = Only writeable for values of CHEIDX<3:0> bits (CHEACC<3:0>) equal to 0x0A and 0x0B. Disables mask logic. bit 4-0 Unimplemented: Write '0'; ignore read #### REGISTER 10-5: CHEW0: CACHE WORD 0 | | | 01.1 <b>2.11</b> 0. 07.1 | | • | | | | | | | | | | | | |--------------|-------------------|--------------------------|-------------------|-------------------|-------------------|-------------------|-------|-------|--|--|--|--|--|--|--| | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | | | | | | | | | | | 04.04 | R/W-x | | | | | | | | 31:24 | | CHEW0<31:24> | | | | | | | | | | | | | | | 00.40 | R/W-x | | | | | | | | 23:16 | CHEW0<23:16> | | | | | | | | | | | | | | | | 45.0 | R/W-x | | | | | | | | 15:8 | CHEW0<15:8> | | | | | | | | | | | | | | | | 7:0 | R/W-x | | | | | | | | | | | | CHEWO | <7:0> | | | • | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 **CHEW0<31:0>:** Word 0 of the cache line selected by the CHEIDX<3:0> bits (CHEACC<3:0>) Readable only if the device is not code-protected. #### REGISTER 11-21: U1EP0-U1EP15: USB ENDPOINT CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | - | _ | - | _ | - | _ | _ | _ | | 23:16 | U-0 | 23.10 | - | _ | - | _ | | - | _ | - | | 15:8 | U-0 | 13.6 | - | _ | - | _ | | - | _ | - | | 7:0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | LSPD | RETRYDIS | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 LSPD: Low-Speed Direct Connection Enable bit (Host mode and U1EP0 only) 1 = Direct connection to a Low-Speed device enabled 0 = Direct connection to a Low-Speed device disabled; hub required with PRE\_PID bit 6 RETRYDIS: Retry Disable bit (Host mode and U1EP0 only) 1 = Retry NAKed transactions disabled 0 = Retry NAKed transactions enabled; retry done in hardware bit 5 Unimplemented: Read as '0' bit 4 **EPCONDIS:** Bidirectional Endpoint Control bit If EPTXEN = 1 and EPRXEN = 1: 1 = Disable Endpoint n from Control transfers; only TX and RX transfers allowed 0 = Enable Endpoint n for Control (SETUP) transfers; TX and RX transfers also allowed Otherwise, this bit is ignored. bit 3 EPRXEN: Endpoint Receive Enable bit 1 = Endpoint n receive is enabled 0 = Endpoint n receive is disabled bit 2 **EPTXEN:** Endpoint Transmit Enable bit 1 = Endpoint n transmit is enabled 0 = Endpoint n transmit is disabled bit 1 EPSTALL: Endpoint Stall Status bit 1 = Endpoint n was stalled 0 = Endpoint n was not stalled bit 0 EPHSHK: Endpoint Handshake Enable bit 1 = Endpoint Handshake is enabled 0 = Endpoint Handshake is disabled (typically used for isochronous endpoints) TABLE 12-5: PORTC REGISTER MAP | ess | | • | | | | | | | | | Bits | | | | | | | | | |-----------------------------|-----------------------------------|-----------|-------|-------|-------|-------|-------|-------|----------|--------|--------|----------|----------|----------|----------|----------|----------|----------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1,2)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 6200 | ANSELC | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0200 | ANOLLO | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | ANSC3 | ANSC2 | ANSC1 | ANSC0 | 000F | | 6210 | TRISC | 31:16 | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0210 | | 15:0 | _ | _ | _ | _ | _ | _ | TRISC9 | TRISC8 | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 03FF | | 6220 | PORTC | 31:16 | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | 0000 | | 0220 | | 15:0 | _ | _ | - | _ | _ | _ | RC9 | RC8 | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xxxx | | 6230 | LATC | 31:16 | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0200 | | 15:0 | | | | | | | LATC9 | LATC8 | LATC7 | LATC6 | LATC5 | LATC4 | LATC3 | LATC2 | LATC1 | LATC0 | xxxx | | 6240 | ODCC | 31:16 | | | | | | | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0240 | | 15:0 | | | | | | | ODCC9 | ODCC8 | ODCC7 | ODCC6 | ODCC5 | ODCC4 | ODCC3 | ODCC2 | ODCC1 | ODCC0 | 0000 | | 6250 | CNPUC | 31:16 | _ | | | | | | _ | _ | | _ | _ | | _ | _ | _ | _ | 0000 | | 0200 | | 15:0 | _ | | | | | | CNPUC9 | CNPUC8 | CNPUC7 | CNPUC6 | CNPUC5 | CNPUC4 | CNPUC3 | CNPUC2 | CNPUC1 | CNPUC0 | 0000 | | 6260 | CNPDC | 31:16 | _ | | | | | | _ | _ | | _ | _ | | _ | _ | _ | _ | 0000 | | 0200 | | 15:0 | _ | _ | _ | _ | | | CNPDC9 | CNPDC8 | CNPDC7 | CNPDC6 | CNPDC5 | CNPDC4 | CNPDC3 | CNPDC2 | CNPDC1 | CNPDC0 | 0000 | | 6270 | CNCONC | 31:16 | _ | _ | _ | _ | | | _ | _ | | _ | | | | _ | _ | | 0000 | | 0270 | | 15:0 | ON | _ | SIDL | _ | | | _ | _ | | _ | | | | _ | _ | | 0000 | | 6280 | CNENC | 31:16 | _ | | | | | | _ | _ | | _ | _ | | _ | _ | _ | _ | 0000 | | 3200 | | 15:0 | _ | _ | _ | _ | | | CNIEC9 | CNIEC8 | CNIEC7 | CNIEC6 | CNIEC5 | CNIEC4 | CNIEC3 | CNIEC2 | CNIEC1 | CNIEC0 | 0000 | | 6290 | CNSTATC | 31:16 | _ | _ | _ | _ | | | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0230 | | 15:0 | | | | _ | _ | _ | CNSTATC9 | | | CNSTATC6 | CNSTATC5 | CNSTATC4 | CNSTATC3 | CNSTATC2 | CNSTATC1 | CNSTATCO | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See 12.2 "CLR, SET and INV Registers" for more information. PIC32MX1XX/2XX 28/44-PIN XLP FAMILY 2: PORTC is not available on 28-pin devices. TABLE 12-7: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP (CONTINUED) | sse | Register<br>Name | | | Bits | | | | | | | | | | | | | | | | |-----------------------------|----------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|--------|------|------------| | Virtual Address<br>(BF80_#) | | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | ED04 | RPC6R <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FB84 | | 15:0 | _ | _ | _ | 1 | _ | - | I | | - | _ | - | _ | | RPC | i<3:0> | | 0000 | | ED00 | RPC7R <sup>(1)</sup> | 31:16 | _ | _ | _ | 1 | _ | - | I | | - | _ | - | _ | 1 | I | _ | - | 0000 | | FB88 | | 15:0 | _ | _ | _ | 1 | _ | - | I | | - | _ | - | _ | | RPC7 | '<3:0> | | 0000 | | FB8C | RPC8R <sup>(1)</sup> | 31:16 | _ | _ | _ | 1 | _ | - | I | | - | _ | - | _ | 1 | I | _ | - | 0000 | | FB6C | | 15:0 | _ | _ | _ | 1 | _ | - | I | | - | _ | - | _ | | RPC | 3<3:0> | | 0000 | | FB90 | RPC9R <sup>(1)</sup> | 31:16 | _ | _ | _ | 1 | _ | 1 | 1 | 1 | 1 | _ | 1 | _ | 1 | 1 | _ | 1 | 0000 | | FB90 | KFC9K <sup>(1)</sup> | 15:0 | _ | _ | _ | 1 | _ | 1 | 1 | 1 | 1 | _ | 1 | _ | | RPCS | <3:0> | | 0000 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. This register is only available on 44-pin devices. Note 1: This register is only available on USB devices. This register is only available on VBAT devices. 2: 3: #### REGISTER 18-1: OCxCON: OUTPUT COMPARE 'x' CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|----------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | - | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | _ | _ | _ | _ | _ | | 7.0 | U-0 | U-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | OC32 | OCFLT <sup>(2)</sup> | OCTSEL | | OCM<2:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Output Compare Peripheral On bit<sup>(1)</sup> 1 = Output Compare peripheral is enabled 0 = Output Compare peripheral is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12-6 Unimplemented: Read as '0' bit 5 OC32: 32-bit Compare Mode bit 1 = OCxR<31:0> and/or OCxRS<31:0> are used for comparisons to the 32-bit timer source 0 = OCxR<15:0> and OCxRS<15:0> are used for comparisons to the 16-bit timer source bit 4 OCFLT: PWM Fault Condition Status bit<sup>(2)</sup> 1 = PWM Fault condition has occurred (cleared in hardware only) 0 = No PWM Fault condition has occurred bit 3 OCTSEL: Output Compare Timer Select bit 1 = Timer3 is the clock source for this Output Compare module 0 = Timer2 is the clock source for this Output Compare module bit 2-0 OCM<2:0>: Output Compare Mode Select bits 111 = PWM mode on OCx; Fault pin enabled 110 = PWM mode on OCx; Fault pin disabled 101 = Initialize OCx pin low; generate continuous output pulses on OCx pin 100 = Initialize OCx pin low; generate single output pulse on OCx pin 011 = Compare event toggles OCx pin 010 = Initialize OCx pin high; compare event forces OCx pin low 001 = Initialize OCx pin low; compare event forces OCx pin high 000 = Output compare peripheral is disabled but continues to draw current **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: This bit is only used when OCM<2:0> = '111'. It is read as '0' in all other modes. #### REGISTER 19-1: SPIXCON: SPI CONTROL REGISTER (CONTINUED) - bit 17 SPIFE: Frame Sync Pulse Edge Select bit (Framed SPI mode only) - 1 = Frame synchronization pulse coincides with the first bit clock - 0 = Frame synchronization pulse precedes the first bit clock - bit 16 **ENHBUF**: Enhanced Buffer Enable bit<sup>(2)</sup> - 1 = Enhanced Buffer mode is enabled - 0 = Enhanced Buffer mode is disabled - bit 15 **ON:** SPI Peripheral On bit<sup>(1)</sup> - 1 = SPI Peripheral is enabled - 0 = SPI Peripheral is disabled - bit 14 Unimplemented: Read as '0' - bit 13 SIDL: Stop in Idle Mode bit - 1 = Discontinue module operation when the device enters Idle mode - 0 = Continue module operation when the device enters Idle mode - bit 12 DISSDO: Disable SDOx pin bit - 1 = SDOx pin is not used by the module. Pin is controlled by associated PORT register - 0 = SDOx pin is controlled by the module - bit 11-10 MODE<32.16>: 32/16-Bit Communication Select bits #### When AUDEN = 1: | MODE32 | MODE16 | Communication | |--------|--------|-------------------------------------------------------| | 1 | 1 | 24-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame | | 1 | 0 | 32-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame | | 0 | 1 | 16-bit Data, 16-bit FIFO, 32-bit Channel/64-bit Frame | | 0 | 0 | 16-bit Data, 16-bit FIFO, 16-bit Channel/32-bit Frame | #### When AUDEN = 0: | MODE32 | MODE16 | Communication | |--------|--------|---------------| | 1 | x | 32-bit | | 0 | 1 | 16-bit | | 0 | 0 | 8-bit | #### bit 9 SMP: SPI Data Input Sample Phase bit #### Master mode (MSTEN = 1): - 1 = Input data sampled at end of data output time - 0 = Input data sampled at middle of data output time #### Slave mode (MSTEN = 0): SMP value is ignored when SPI is used in Slave mode. The module always uses SMP = 0. To write a '1' to this bit, the MSTEN value = 1 must first be written. - bit 8 **CKE**: SPI Clock Edge Select bit<sup>(3)</sup> - 1 = Serial output data changes on transition from active clock state to Idle clock state (see the CKP bit) - 0 = Serial output data changes on transition from Idle clock state to active clock state (see the CKP bit) - bit 7 SSEN: Slave Select Enable (Slave mode) bit - $1 = \overline{SSx}$ pin used for Slave mode - $0 = \overline{SSx}$ pin not used for Slave mode, pin controlled by port function. - bit 6 **CKP:** Clock Polarity Select bit<sup>(4)</sup> - 1 = Idle state for clock is a high level; active state is a low level - 0 = Idle state for clock is a low level; active state is a high level - Note 1: When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit can only be written when the ON bit = 0. - 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1). - **4:** When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP. #### REGISTER 22-6: PMWADDR: PARALLEL PORT WRITE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | - | | _ | _ | _ | _ | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | _ | WCS1 | _ | _ | _ | V | VADDR<10:8 | > | | 7:0 | R/W-0 | | WADDR<7:0> | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-15 Unimplemented: Read as '0' bit 14 WCS1: Chip Select 1 bit 1 = Chip Select 1 is active0 = Chip Select 1 is inactive bit 14-11 **Unimplemented:** Read as '0' bit 10-0 **WADDR<10:0>:** Address bits **Note:** This register is only used when the DUALBUF bit (PMCON<17>) is set to '1'. **NOTES:** #### 25.0 COMPARATOR Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer Section 19. to "Comparator" (DS60001110), which is available from the Documentation Reference Manual section the Microchip PIC32 web site (www.microchip.com/pic32). The Analog Comparator module contains three comparators that can be configured in a variety of ways. The following are key features of the Comparator module: - Selectable inputs available include: - Analog inputs multiplexed with I/O pins - On-chip internal absolute voltage reference (IVREF) - Comparator voltage reference (CVREF) - · Outputs can be Inverted - · Selectable interrupt generation A block diagram of the comparator module is provided in Figure 25-1. #### FIGURE 25-1: COMPARATOR BLOCK DIAGRAM #### REGISTER 30-3: DEVCFG2: DEVICE CONFIGURATION WORD 2 (CONTINUED) bit 2-0 FPLLIDIV<2:0>: PLL Input Divider bits 111 = 12x divider 110 = 10x divider 101 = 6x divider 100 = 5x divider 011 = 4x divider 010 = 3x divider 001 = 2x divider 000 = 1x divider Note 1: This bit is only available on PIC32MX2XX devices. #### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | | |--------------------------|-------------|-----------|----------|------|--|--| | Dimension | Limits | MIN | NOM | MAX | | | | Number of Pins | N | 28 | | | | | | Pitch | е | | 1.27 BSC | | | | | Overall Height | Α | İ | ı | 2.65 | | | | Molded Package Thickness | A2 | 2.05 | ı | i | | | | Standoff § | A1 | 0.10 | - | 0.30 | | | | Overall Width | E | 10.30 BSC | | | | | | Molded Package Width | E1 | 7.50 BSC | | | | | | Overall Length | D | 17.90 BSC | | | | | | Chamfer (Optional) | h | 0.25 | ı | 0.75 | | | | Foot Length | L | 0.40 | ı | 1.27 | | | | Footprint | L1 | 1.40 REF | | | | | | Lead Angle | Θ | 0° | ı | i | | | | Foot Angle | φ | 0° | ı | 8° | | | | Lead Thickness | С | 0.18 | - | 0.33 | | | | Lead Width | b | 0.31 | = | 0.51 | | | | Mold Draft Angle Top | α | 5° | - | 15° | | | | Mold Draft Angle Bottom | β | 5° | - | 15° | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing C04-052C Sheet 2 of 2