

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                    |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 72MHz                                                                           |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                   |
| Peripherals                | Brown-out Detect/Reset, DMA, HLVD, I <sup>2</sup> S, POR, PWM, WDT              |
| Number of I/O              | 17                                                                              |
| Program Memory Size        | 256КВ (256К х 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 64K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 3.6V                                                                     |
| Data Converters            | A/D 9x10b                                                                       |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 28-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 28-QFN-S (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx274f256bt-v-mm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

Coprocessor 0 also contains the logic for identifying and managing exceptions. Exceptions can be caused by a variety of sources, including alignment errors in data, external events or program errors. Table 3-3 lists the exception types in order of priority.

| Exception | Description                                                                                                                      |
|-----------|----------------------------------------------------------------------------------------------------------------------------------|
| Reset     | Assertion MCLR or a Power-on Reset (POR).                                                                                        |
| DSS       | EJTAG debug single step.                                                                                                         |
| DINT      | EJTAG debug interrupt. Caused by the assertion of the external EJ_DINT input or by setting the EjtagBrk bit in the ECR register. |
| NMI       | Assertion of NMI signal.                                                                                                         |
| Interrupt | Assertion of unmasked hardware or software interrupt signal.                                                                     |
| DIB       | EJTAG debug hardware instruction break matched.                                                                                  |
| AdEL      | Fetch address alignment error.<br>Fetch reference to protected address.                                                          |
| IBE       | Instruction fetch bus error.                                                                                                     |
| DBp       | EJTAG breakpoint (execution of SDBBP instruction).                                                                               |
| Sys       | Execution of SYSCALL instruction.                                                                                                |
| Вр        | Execution of BREAK instruction.                                                                                                  |
| RI        | Execution of a reserved instruction.                                                                                             |
| CpU       | Execution of a coprocessor instruction for a coprocessor that is not enabled.                                                    |
| CEU       | Execution of a CorExtend instruction when CorExtend is not enabled.                                                              |
| Ov        | Execution of an arithmetic instruction that overflowed.                                                                          |
| Tr        | Execution of a trap (when trap condition is true).                                                                               |
| DDBL/DDBS | EJTAG Data Address Break (address only) or EJTAG data value break on store (address + value).                                    |
| AdEL      | Load address alignment error.<br>Load reference to protected address.                                                            |
| AdES      | Store address alignment error.<br>Store to protected address.                                                                    |
| DBE       | Load or store bus error.                                                                                                         |
| DDBL      | EJTAG data hardware breakpoint matched in load data compare.                                                                     |

# TABLE 3-3: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE EXCEPTION TYPES

# 3.3 Power Management

The MIPS M4K processor core offers many power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports slowing or Halting the clocks, which reduces system power consumption during Idle periods.

#### 3.3.1 INSTRUCTION-CONTROLLED POWER MANAGEMENT

The mechanism for invoking Power-Down mode is through execution of the WAIT instruction. For more information on power management, see **29.0 "Power-Saving Features"**.

# 3.4 EJTAG Debug Support

The MIPS M4K processor core provides an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard User mode and Kernel modes of operation, the M4K core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a Debug Exception Return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine.

The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification define which registers are selected and how they are used.

# 4.2 Bus Matrix Control Registers

#### TABLE 4-2: BUS MATRIX REGISTER MAP

| ess)                    |                  | e                   |                 |       |       |       |       |               |      | Bi         | ts          |              |      |               |               |               |              |              |               |
|-------------------------|------------------|---------------------|-----------------|-------|-------|-------|-------|---------------|------|------------|-------------|--------------|------|---------------|---------------|---------------|--------------|--------------|---------------|
| Virtual Addr<br>(BF88_# | Register<br>Name | Bit Rang            | 31/15           | 30/14 | 29/13 | 28/12 | 27/11 | 26/10         | 25/9 | 24/8       | 23/7        | 22/6         | 21/5 | 20/4          | 19/3          | 18/2          | 17/1         | 16/0         | All<br>Resets |
| 0000                    |                  | 31:16               | _               | _     | _     | _     | _     | BMX<br>CHEDMA | _    | _          | _           | —            | _    | BMX<br>ERRIXI | BMX<br>ERRICD | BMX<br>ERRDMA | BMX<br>ERRDS | BMX<br>ERRIS | 001F          |
| 2000 BMXCON(')          | BIMACON          | 15:0                | _               | _     | _     | -     | _     | -             | _    | _          | _           | BMX<br>WSDRM |      | _             | _             | BI            | MXARB<2:(    | )>           | 0041          |
| 2010                    |                  | 31:16               | _               | _     | _     | _     | _     | —             | _    | —          | _           | _            | _    | _             | _             | —             | _            | —            | 0000          |
| 2010                    | DIVIADAPDA       | 15:0                |                 |       |       |       |       |               |      | BMXDKP     | 3A<15:0>    |              |      |               |               |               |              |              | 0000          |
| 2020                    |                  | 31:16               | _               | _     | _     | _     | _     | _             | _    | _          | _           | _            | _    | _             | _             | _             |              | _            | 0000          |
| 2020                    | BIVIADUDBA       | 15:0                |                 |       |       |       |       |               |      | BMXDUD     | BA<15:0>    |              |      |               |               |               |              |              | 0000          |
| 2020                    |                  | 31:16               | _               | —     | —     |       | —     | —             | —    | —          |             | —            |      |               | —             | —             | _            |              | 0000          |
| 2030                    | DIVINDUPBA' /    | 15:0                |                 |       |       |       |       |               |      | BMXDUP     | BA<15:0>    |              |      |               |               |               |              |              | 0000          |
| 2040                    |                  | 31:16               |                 |       |       |       |       |               |      |            | S7 -21:05   |              |      |               |               |               |              |              | xxxx          |
| 2040                    | BINIADRIVISZ     | 15:0                |                 |       |       |       |       |               |      | DIVIADRIVI | JKM5Z<31:U> |              |      |               |               |               | xxxx         |              |               |
| 2050                    |                  | 31:16               | _               | —     | —     | _     | —     | —             | —    | —          |             | —            | _    | -             |               | BMXPUPE       | 3A<19:16>    |              | 0000          |
| 2050                    | DIVINFUFBA       | 15:0 BMXPUPBA<15:0> |                 |       |       |       |       |               |      | 0000       |             |              |      |               |               |               |              |              |               |
| 2060                    | BMYDEMS7         | 31:16               |                 |       |       |       |       |               |      | BMYDEM     | 87-21:05    |              |      |               |               |               |              |              | xxxx          |
| 2000                    | DIVIALLINISE     | 15:0                | 15:0            |       |       |       |       |               |      | xxxx       |             |              |      |               |               |               |              |              |               |
| 2070                    | BMYBOOTS7        | 31:16               |                 |       |       |       |       |               |      | BMYROOT    | S7-21.0>    |              |      |               |               |               |              |              | 0000          |
| 2070 BMXBOOTSZ          |                  | 15:0                | BMXBOOTSZ<31:0> |       |       |       |       |               |      |            |             | 0000         |      |               |               |               |              |              |               |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See 12.2 "CLR, SET and INV Registers" for more information.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 04-04        | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
| 31.24        |                   | NVMKEY<31:24>     |                   |                   |                   |                   |                  |                  |  |  |  |
|              | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
| 23:16        | NVMKEY<23:16>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 45.0         | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
| 15:8         | NVMKEY<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 7:0          | W-0               | W-0               | W-0               | W-0               | W-0               | W-0               | W-0              | W-0              |  |  |  |
|              |                   |                   |                   | NVMK              | EY<7:0>           |                   |                  |                  |  |  |  |

#### REGISTER 5-2: NVMKEY: PROGRAMMING UNLOCK REGISTER

# Legend:

| Legena.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-0 NVMKEY<31:0>: Unlock Register bits

These bits are write-only, and read as '0' on any read

Note: This register is used as part of the unlock sequence to prevent inadvertent writes to the PFM.

#### REGISTER 5-3: NVMADDR: FLASH ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 04.04        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 31:24        |                   | NVMADDR<31:24>    |                   |                   |                   |                   |                  |                  |  |  |  |
|              | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 23:16        | NVMADDR<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 15:8         | NVMADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 7:0          |                   |                   |                   | NVMA              | DDR<7:0>          |                   |                  |                  |  |  |  |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 31-0 NVMADDR<31:0>: Flash Address bits

Bulk/Chip/PFM Erase: Address is ignored. Page Erase: Address identifies the page to erase. Row Program: Address identifies the row to program. Word Program: Address identifies the word to program.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | _                 | —                 | —                 | —                 | —                 | —                |                  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R-0              |
| 15:8         | —                 | —                 | _                 | _                 | _                 | _                 | _                | UPLLRDY          |
| 7:0          | R-0               | U-0               | R-0               | R-0               | U-0               | R-0               | R-0              | R-0              |
|              | SPLLRDY           |                   | LPRCRDY           | SOSCRDY           | _                 | POSCRDY           | DIVSPLLRDY       | FRCRDY           |

#### REGISTER 8-8: CLKSTAT: OSCILLATOR CLOCK STATUS REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
|-------------------|------------------|------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

#### bit 31-9 Unimplemented: Read as '0'

| bit 8 | <b>UPLLRDY:</b> USB PLL (UPLL) Ready Status bit<br>1 = UPLL is ready<br>0 = UPLL is not ready    |
|-------|--------------------------------------------------------------------------------------------------|
| bit 7 | <b>SPLLRDY:</b> System PLL (SPLL) Ready Status bit<br>1 = SPLL is ready<br>0 = SPLL is not ready |
| bit 6 | Unimplemented: Read as '0'                                                                       |
| bit 5 | LPRCRDY: Low-Power RC (LPRC) Oscillator Ready Status bit                                         |
|       | <ul><li>1 = LPRC is stable and ready</li><li>0 = LPRC is disabled or not operating</li></ul>     |
| bit 4 | SOSCRDY: Secondary Oscillator (Sosc) Ready Status bit                                            |
|       | <ul><li>1 = SOSC is stable and ready</li><li>0 = SOSC is disabled or not operating</li></ul>     |
| bit 3 | Unimplemented: Read as '0'                                                                       |
| bit 2 | POSCRDY: Primary Oscillator (Posc) Ready Status bit                                              |
|       | 1 = Posc is stable and ready                                                                     |

- 0 = Posc is disabled or not operating
- bit 1 DIVSPLLRDY: Divided System PLL Ready Status bit
  - 1 = Divided System PLL is ready
    - 0 = Divided System PLL is not ready
- bit 0 FRCRDY: Fast RC (FRC) Oscillator Ready Status bit
  - 1 = FRC is stable and ready
  - 0 = FRC is disabled for not operating

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 23:16        | CHSDIE            | CHSHIE            | CHDDIE            | CHDHIE            | CHBCIE            | CHCCIE            | CHTAIE           | CHERIE           |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                 | _                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | CHSDIF            | CHSHIF            | CHDDIF            | CHDHIF            | CHBCIF            | CHCCIF            | CHTAIF           | CHERIF           |

### REGISTER 9-9: DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER

### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-24 Unimplemented: Read as '0'

| bit 23   | CHSDIE: Channel Source Done Interrupt Enable bit                                 |
|----------|----------------------------------------------------------------------------------|
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 22   | CHSHIE: Channel Source Half Empty Interrupt Enable bit                           |
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 21   | CHDDIE: Channel Destination Done Interrupt Enable bit                            |
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 20   | CHDHIE: Channel Destination Half Full Interrupt Enable bit                       |
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 19   | CHBCIE: Channel Block Transfer Complete Interrupt Enable bit                     |
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 18   | CHCCIE: Channel Cell Transfer Complete Interrupt Enable bit                      |
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 17   | CHTAIE: Channel Transfer Abort Interrupt Enable bit                              |
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 16   | CHERIE: Channel Address Error Interrupt Enable bit                               |
|          | 1 = Interrupt is enabled                                                         |
|          | 0 = Interrupt is disabled                                                        |
| bit 15-8 | Unimplemented: Read as '0'                                                       |
| bit 7    | CHSDIF: Channel Source Done Interrupt Flag bit                                   |
|          | 1 = Channel Source Pointer has reached end of source (CHSPTR = CHSSIZ)           |
|          | 0 = No interrupt is pending                                                      |
| bit 6    | CHSHIF: Channel Source Half Empty Interrupt Flag bit                             |
|          | 1 = Channel Source Pointer has reached midpoint of source (CHSPTR = CHSSIZ/2)    |
|          | 0 = No interrupt is pending                                                      |
| bit 5    | CHDDIF: Channel Destination Done Interrupt Flag bit                              |
|          | 1 = Channel Destination Pointer has reached end of destination (CHDPTR = CHDSIZ) |
|          | 0 = No interrupt is pending                                                      |
|          |                                                                                  |

# PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

#### REGISTER 11-10: U1STAT: USB STATUS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 |                   | —                 | —                 | —                 | —                | —                |
| 22.16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | -                 | —                 | —                 | —                 | —                | —                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.6         | —                 | —                 | -                 | —                 | —                 | —                 | —                | —                |
| 7.0          | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | U-0              | U-0              |
| 7.0          |                   | ENDP.             | T<3:0>            |                   | DIR               | PPBI              | _                | _                |

#### Legend:

| 0                 |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7-4 **ENDPT<3:0>:** Encoded Number of Last Endpoint Activity bits (Represents the number of the Buffer Descriptor Table, updated by the last USB transfer.) 1111 = Endpoint 15
- bit 3 **DIR:** Last Buffer Descriptor Direction Indicator bit
  - 1 = Last transaction was a transmit (TX) transfer
    - 0 = Last transaction was a receive (RX) transfer
- bit 2 **PPBI:** Ping-Pong Buffer Descriptor Pointer Indicator bit
  - 1 = The last transaction was to the ODD Buffer Descriptor bank
  - 0 = The last transaction was to the EVEN Buffer Descriptor bank
- bit 1-0 Unimplemented: Read as '0'

Note: The U1STAT register is a window into a 4-byte FIFO maintained by the USB module. U1STAT value is only valid when the TRNIF (U1IR<3>) bit is active. Clearing the TRNIF bit advances the FIFO. Data in register is invalid when the TRNIF bit = 0.

#### TABLE 12-7: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP

| ssa                       |                      |           |       | Bits  |       |       |       |       |      |      |      |      |      |      |      |      |       |      |            |
|---------------------------|----------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------|------|------------|
| Virtual Addre<br>(BF80_#) | Register<br>Name     | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1  | 16/0 | All Resets |
| FB00                      | RPAOR                | 31:16     |       | —     |       | —     | —     |       | —    | _    | _    |      | _    | —    |      |      | _     | _    | 0000       |
| 1 200                     |                      | 15:0      | _     | _     | —     | —     | —     | _     | —    | _    | _    | _    | _    | —    |      | RPA0 | <3:0> |      | 0000       |
| FB04                      | RPA1R                | 31:16     | _     |       | —     | _     |       | —     | —    | —    | —    | _    | —    | _    | —    | —    | —     | —    | 0000       |
| 1 201                     |                      | 15:0      | _     |       | —     | _     |       | —     | —    | —    | —    | _    | —    | _    |      | RPA1 | <3:0> |      | 0000       |
| FB08                      | RPA2R                | 31:16     | _     |       | —     | _     |       | —     | —    | —    | —    | _    | —    | _    | —    | —    | —     | —    | 0000       |
| 1 200                     | 117.21               | 15:0      | _     |       | —     | _     |       | —     | —    | —    | —    | _    | —    | _    |      | RPA2 | <3:0> |      | 0000       |
| FB0C                      | RPA3R                | 31:16     | —     |       | —     | _     |       |       | —    | —    | _    | _    | —    | _    | _    | —    | —     | —    | 0000       |
| . 200                     |                      | 15:0      | —     |       | —     | _     |       |       | —    | —    | _    | _    | —    | _    |      | RPA3 | <3:0> |      | 0000       |
| FB10                      | RPA4R                | 31:16     | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    | _    | _    | —     | —    | 0000       |
|                           |                      | 15:0      | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    |      | RPA4 | <3:0> |      | 0000       |
| FB20                      | RPA8R <sup>(1)</sup> | 31:16     | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    | _    | —    | —     | _    | 0000       |
| . 520                     |                      | 15:0      | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    |      | RPA8 | <3:0> |      | 0000       |
| FB24                      | RPA9R <sup>(1)</sup> | 31:16     | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    | _    | —    | —     | _    | 0000       |
|                           |                      | 15:0      | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    |      | RPA9 | <3:0> |      | 0000       |
| FB2C                      | RPB0R                | 31:16     | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    | _    | —    | —     | _    | 0000       |
|                           |                      | 15:0      | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    |      | RPB0 | <3:0> |      | 0000       |
| FB30                      | RPB1R                | 31:16     | _     |       | _     | _     |       | _     |      | _    | _    | _    | —    | _    | _    | —    | —     | _    | 0000       |
|                           |                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | RPB1 | <3:0> |      | 0000       |
| FB34                      | RPB2R                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | _    | —    | —     | —    | 0000       |
|                           |                      | 15:0      | _     | _     | —     | —     | —     | _     | —    |      | _    |      |      |      |      | RPB2 | <3:0> |      | 0000       |
| FB38                      | RPB3R                | 31:16     | _     | —     | —     |       | —     | _     | —    |      | _    |      |      |      |      | _    | _     | —    | 0000       |
|                           |                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | RPB3 | <3:0> |      | 0000       |
| FB3C                      | RPB4R                | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    | _    | —    | —     | —    | 0000       |
|                           |                      | 15:0      | _     | _     | —     | —     | —     | _     | —    |      | _    |      |      |      |      | RPB4 | <3:0> |      | 0000       |
| FB40                      | RPB5R                | 31:16     | _     | —     | —     | —     | —     | _     | —    | —    | _    | _    | —    | —    | —    | _    | —     | —    | 0000       |
|                           |                      | 15:0      | _     | —     | —     | —     | —     | _     | —    | —    | _    | _    | —    | —    |      | RPB5 | <3:0> |      | 0000       |
| FB44                      | RPB6R <sup>(2)</sup> | 31:16     | _     | —     | _     | _     | —     |       | _    | —    | _    | _    | —    | —    | _    |      | —     | —    | 0000       |
|                           |                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | —    | —    | —    | —    |      | RPB6 | <3:0> |      | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register is only available on 44-pin devices.

This register is only available on USB devices.

2: 3: This register is only available on VBAT devices. PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

# PIC32MX1XX/2XX 28/44-PIN XLP FAMILY



#### FIGURE 14-2: TIMER2/3, TIMER4/5 BLOCK DIAGRAM (32-BIT)

#### **REGISTER 17-1:** ICXCON: INPUT CAPTURE 'x' CONTROL REGISTER (CONTINUED)

ICM<2:0>: Input Capture Mode Select bits

bit 2-0

- 111 = Interrupt-Only mode (only supported while in Sleep mode or Idle mode)
- 110 = Simple Capture Event mode every edge, specified edge first and every edge thereafter
- 101 = Prescaled Capture Event mode every sixteenth rising edge
- 100 = Prescaled Capture Event mode every fourth rising edge
- 011 = Simple Capture Event mode every rising edge
- 010 = Simple Capture Event mode every falling edge
- 001 = Edge Detect mode every edge (rising and falling)
- 000 = Input Capture module is disabled
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

# **REGISTER 20-2:** I2CxSTAT: I<sup>2</sup>C STATUS REGISTER (CONTINUED)

| bit 4 | P: Stop bit                                                                                                                                                                                                                      |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1 = Indicates that a Stop bit has been detected last<br>0 = Stop bit was not detected last<br>Herefyings out or clear when Start, Represend Start or Stop detected                                                               |
| hit 2 | Stort bit                                                                                                                                                                                                                        |
| DIL D | 1 = Indicates that a Start (or Repeated Start) bit has been detected last                                                                                                                                                        |
|       | <ul> <li>0 = Start bit was not detected last</li> <li>Hardware set or clear when Start, Repeated Start or Stop detected.</li> </ul>                                                                                              |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                |
|       | <ul> <li>1 = Read – indicates data transfer is output from slave</li> <li>0 = Write – indicates data transfer is input to slave</li> <li>Hardware set or clear after reception of I<sup>2</sup>C device address byte.</li> </ul> |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                                                                                                              |
|       | <ul> <li>1 = Receive complete, I2CxRCV is full</li> <li>0 = Receive not complete, I2CxRCV is empty</li> <li>Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads I2CxRCV.</li> </ul>      |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                                                                                                             |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                                                                                                                                        |

Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.

0 = Transmit complete, I2CxTRN is empty

© 2016 Microchip Technology Inc.

# 21.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS60001107), which is available from the Documentation > Reference Manual section of the web Microchip PIC32 site (www.microchip.com/pic32).

The UART module is one of the serial I/O modules available in PIC32MX1XX/2XX 28/44-pin XLP Family devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols, such as RS-232, RS-485, LIN, and IrDA<sup>®</sup>. The UART module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder.

The following are key features of the UART module:

- Full-duplex, 8-bit or 9-bit data transmission
- Even, Odd or No Parity options (for 8-bit data)
- One or two Stop bits
- Hardware auto-baud feature
- Hardware flow control option
- Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler
- Baud rates ranging from 33.4 bps to 17.5 Mbps at 72 MHz
- 8-level deep First In First Out (FIFO) transmit data buffer
- 8-level deep FIFO receive data buffer
- Parity, framing and buffer overrun error detection
- Support for interrupt-only on address detect (9th bit = 1)
- · Separate transmit and receive interrupts
- Loopback mode for diagnostic support
- · LIN protocol support
- IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support
- · Auto-baud support
- · Ability to receive data during Sleep mode

Figure 21-1 illustrates a simplified block diagram of the UART module.



FIGURE 21-1: UART SIMPLIFIED BLOCK DIAGRAM

# PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

| Bit<br>Range | Bit<br>31/23/15/7        | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 04.04        | U-0                      | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        |                          | —                 | —                 | —                 | —                 | —                 | —                | —                |  |
| 00.40        | U-0                      | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23:16        | —                        | —                 | —                 | —                 | —                 | —                 | —                | —                |  |
| 45.0         | U-0                      | R/W-0             | U-0               | U-0               | U-0               | R/W-0             | R/W-0            | R/W-0            |  |
| 15:8         | — RCS1 — — — RADDR<10:8> |                   |                   |                   |                   |                   |                  |                  |  |
| 7:0          | R/W-0                    | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
|              | RADDR<7:0>               |                   |                   |                   |                   |                   |                  |                  |  |

#### REGISTER 22-7: PMRADDR: PARALLEL PORT READ ADDRESS REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-15 Unimplemented: Read as '0'

bit 14 RCS1: Chip Select 1 bit

1 = Chip Select 1 is active

- 0 = Chip Select 1 is inactive (RADDR14 function is selected)
- bit 13-11 Unimplemented: Read as '0'
- bit 10-0 RADDR<13:0>: Address bits

Note: This register is only used when the DUALBUF bit (PMCON<17>) is set to '1'.

#### 24.0 **10-BIT ANALOG-TO-DIGITAL** CONVERTER (ADC)

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/44-pin XLP Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The 10-bit Analog-to-Digital Converter (ADC) includes the following features:

- Successive Approximation Register (SAR) conversion
- Up to 1 Msps conversion speed

FIGURE 24-1:

- Up to 13 analog input pins
- External voltage reference input pins
- · One unipolar, differential Sample and Hold Amplifier (SHA)
- Automatic Channel Scan mode
- Selectable conversion trigger source •
- · 16-word conversion result buffer
- Selectable buffer fill modes
- Eight conversion result format options
- · Operation during Sleep and Idle modes

A block diagram of the 10-bit ADC is illustrated in Figure 24-1. Figure 24-2 illustrates a block diagram of the ADC conversion clock period. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references.



- 2: AN8 is only available on 44-pin devices. AN6, AN7, and AN12 are not available on 28-pin devices.
- 3: Connected to the CTMU module. See 28.0 "Charge Time Measurement Unit (CTMU)" for more information.
- 4: Internal precision voltage reference (1.2V).

ADC1 MODULE BLOCK DIAGRAM

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        |                   | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-0            | R/W-0            |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | CSSL17           | CSSL16           |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | CSSL15            | CSSL14            | CSSL13            | CSSL12            | CSSL11            | CSSL10            | CSSL9            | CSSL8            |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | CSSL7             | CSSL6             | CSSL5             | CSSL4             | CSSL3             | CSSL2             | CSSL1            | CSSL0            |

#### REGISTER 24-5: AD1CSSL: ADC INPUT SCAN SELECT REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
|-------------------|------------------|----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 31-18 Unimplemented: Read as '0'

- bit 17-0 CSSL<17:0>: ADC Input Pin Scan Selection bits<sup>(1,2)</sup>
  - 1 = Select ANx for input scan
  - 0 =Skip ANx for input scan
- **Note 1:** CSSL = ANx, where 'x' = 0-12; CSSL13 selects CTMUT input for scan; CSSL14 selects IVREF for scan; CSSL15 selects Vss for scan; CSSL16 selects VBAT; CSSL17 selects VDD/2.
  - 2: On devices with less than 13 analog inputs, all CSSLx bits can be selected; however, inputs selected for scan without a corresponding input on the device will convert to VREFL.

# 26.1 Comparator Voltage Reference Control Register

|                          |                                 | •• •      |       |       | VOLIA |       |       |       |      | ור   |      |       |      |       |      |      |      |      |           |
|--------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|-------|------|-------|------|------|------|------|-----------|
| ess                      |                                 | 6         |       | Bits  |       |       |       |       |      |      |      |       |      |       |      |      |      |      |           |
| VIITUAI Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6  | 21/5 | 20/4  | 19/3 | 18/2 | 17/1 | 16/0 | All Reset |
| 0000                     |                                 | 31:16     | —     | —     | —     | —     | —     | _     | —    | —    | _    | —     | _    | —     | _    | _    | —    | _    | 0000      |
| 9000                     | CVRCON                          | 15:0      | ON    | —     | _     | —     | _     | _     | _    | —    | _    | CVROE | CVRR | CVRSS |      | CVR< | 3:0> |      | 0000      |

# TABLE 26-1: COMPARATOR VOLTAGE REFERENCE REGISTER MAP

Legend: x = unknown value on Reset; -- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See 12.2 "CLR, SET and INV Registers" for more information.

PIC32MX1XX/2XX 28/44-PIN XLP FAMILY

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3   | Bit<br>26/18/10/2 | Bit<br>25/17/9/1     | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|---------------------|-------------------|----------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0                 | U-0               | U-0                  | U-0              |
| 31:24        | _                 | —                 | —                 | —                 | —                   | —                 | —                    | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0                 | U-0               | U-0                  | U-0              |
| 23:16        | —                 | —                 | —                 | —                 | _                   | —                 | —                    | —                |
| 15.0         | R/W-0             | U-0               | U-0               | U-0               | R/W-0               | R/W-0             | U-0                  | R/W-0            |
| 15:8         | ON                | —                 | —                 | —                 | VDIR <sup>(1)</sup> | BGVST             | —                    | HLVDET           |
| 7.0          | U-0               | U-0               | U-0               | U-0               | R/W-0               | R/W-0             | R/W-0                | R/W-0            |
| 7:0          |                   | _                 | _                 | _                 |                     | HLVDL<            | :3:0> <sup>(1)</sup> |                  |

#### REGISTER 27-1: HLVDCON: HIGH/LOW-VOLTAGE DETECT CONTROL REGISTER

| Legend:           | HS = Hardware Set | HC = Hardware Cleared              |                    |  |  |  |
|-------------------|-------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** HLVD Module Enable bit 1 = HLVD module is enabled 0 = HLVD module is disabled
- bit 14-12 Unimplemented: Read as '0'
- bit 11 VDIR: Voltage Change Direction Select bit<sup>(1)</sup>
  - 1 = Event occurs when voltage equals or exceeds trip point (HLVDL<3:0>)
  - 0 = Event occurs when voltage equals or falls below trip point (HLVDL<3:0>)
- bit 10 **BGVST:** Band Gap Reference Voltages Stable Status bit
  - 1 = Indicates internal band gap voltage references is stable
    - 0 = Indicates internal band gap voltage reference is not stable

This bit is readable when the HLVD module is disabled (ON = 0).

- bit 9 Unimplemented: Read as '0'
- bit 8 HLVDET: High/Low-Voltage Detection Event Status bit
  - 1 = Indicates HLVD Event interrupt is active
  - 0 = Indicates HLVD Event interrupt is not active
- bit 7-4 Unimplemented: Read as '0'
- Note 1: To avoid false HLVD events, all HLVD module setting changes should occur only when the module is disabled (ON = 0). See Table 33-6 in the "Electrical Characteristics" chapter for the actual trip points.

### 29.5 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have effect and read values are invalid. To disable a peripheral, the associated PMDx bit must be set to '1'. To enable a peripheral, the associated PMDx bit must be cleared (default). See Table 29-2 for more information.

Note: Disabling a peripheral module while it's ON bit is set, may result in undefined behavior. The ON bit for the associated peripheral module must be cleared prior to disable a module via the PMDx bits.

| TABIE 20-2. | PERIPHERAL MODULE DISARLE RITS AND LOCATIONS |
|-------------|----------------------------------------------|
| IADLE 29-2. | PERIFIERAL WODULE DISABLE BITS AND LOCATIONS |

| Peripheral <sup>(1)</sup>    | PMDx bit Name <sup>(1)</sup> | Register Name and Bit Location |  |
|------------------------------|------------------------------|--------------------------------|--|
| ADC1                         | AD1MD                        | PMD1<0>                        |  |
| CTMU                         | CTMUMD                       | PMD1<8>                        |  |
| Comparator Voltage Reference | CVRMD                        | PMD1<12>                       |  |
| Low-Voltage Detect           | HLVDMD                       | PMD1<20>                       |  |
| Comparator 1                 | CMP1MD                       | PMD2<0>                        |  |
| Comparator 2                 | CMP2MD                       | PMD2<1>                        |  |
| Comparator 3                 | CMP3MD                       | PMD2<2>                        |  |
| Input Capture 1              | IC1MD                        | PMD3<0>                        |  |
| Input Capture 2              | IC2MD                        | PMD3<1>                        |  |
| Input Capture 3              | IC3MD                        | PMD3<2>                        |  |
| Input Capture 4              | IC4MD                        | PMD3<3>                        |  |
| Input Capture 5              | IC5MD                        | PMD3<4>                        |  |
| Output Compare 1             | OC1MD                        | PMD3<16>                       |  |
| Output Compare 2             | OC2MD                        | PMD3<17>                       |  |
| Output Compare 3             | OC3MD                        | PMD3<18>                       |  |
| Output Compare 4             | OC4MD                        | PMD3<19>                       |  |
| Output Compare 5             | OC5MD                        | PMD3<20>                       |  |
| Timer1                       | T1MD                         | PMD4<0>                        |  |
| Timer2                       | T2MD                         | PMD4<1>                        |  |
| Timer3                       | T3MD                         | PMD4<2>                        |  |
| Timer4                       | T4MD                         | PMD4<3>                        |  |
| Timer5                       | T5MD                         | PMD4<4>                        |  |
| UART1                        | U1MD                         | PMD5<0>                        |  |
| UART2                        | U2MD                         | PMD5<1>                        |  |
| SPI1                         | SPI1MD                       | PMD5<8>                        |  |
| SPI2                         | SPI2MD                       | PMD5<9>                        |  |
| I2C1                         | I2C1MD                       | PMD5<16>                       |  |
| 12C2                         | I2C2MD                       | PMD5<17>                       |  |
| USB <sup>(2)</sup>           | USBMD                        | PMD5<24>                       |  |
| RTCC                         | RTCCMD                       | PMD6<0>                        |  |
| Reference Clock Output       | REFOMD                       | PMD6<1>                        |  |
| PMP                          | PMPMD                        | PMD6<16>                       |  |

Note 1: Not all modules and associated PMDx bits are available on all devices. See TABLE 1: "PIC32MX1XX 28/44-Pin XLP (General Purpose) Family Features" and TABLE 2: "PIC32MX2XX 28/44-Pin XLP (USB) Family Features" for the lists of available peripherals.

2: The module must not be busy after clearing the associated ON bit and prior to setting the USBMD bit.

# 35.2 Package Details

This section provides the technical details of the packages.

#### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-052C Sheet 1 of 2

# 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







| Units                  |    | MILLIMETERS |      |      |
|------------------------|----|-------------|------|------|
| Dimension Limits       |    | MIN         | NOM  | MAX  |
| Number of Pins         | N  |             | 44   |      |
| Pitch                  | е  | 0.65 BSC    |      |      |
| Overall Height         | Α  | 0.80        | 0.90 | 1.00 |
| Standoff               | A1 | 0.00        | 0.02 | 0.05 |
| Contact Thickness      | A3 | 0.20 REF    |      |      |
| Overall Width          | E  | 8.00 BSC    |      |      |
| Exposed Pad Width      | E2 | 6.30        | 6.45 | 6.80 |
| Overall Length         | D  | 8.00 BSC    |      |      |
| Exposed Pad Length     |    | 6.30        | 6.45 | 6.80 |
| Contact Width          |    | 0.25        | 0.30 | 0.38 |
| Contact Length         |    | 0.30        | 0.40 | 0.50 |
| Contact-to-Exposed Pad |    | 0.20        | -    | -    |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-103B