# Microchip Technology - PIC18F13K50T-I/SO Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 48MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 14                                                                          |
| Program Memory Size        | 8KB (4K x 16)                                                               |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 512 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                 |
| Data Converters            | A/D 11x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 20-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f13k50t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.12 Two-Speed Start-up Mode

Two-Speed Start-Up mode provides additional power savings by minimizing the latency between external Oscillator Start-up Timer (OST) and code execution. In applications that make heavy use of the Sleep mode, Two-Speed Start-up will remove the OST period, which can reduce the overall power consumption of the device.

Two-Speed Start-Up mode is enabled by setting the IESO bit of the CONFIG1H Configuration register. With Two-Speed Start-up enabled, the device will execute instructions using the internal oscillator during the Primary External Oscillator OST period.

When the system clock is set to the Primary External Oscillator and the oscillator is configured for LP, XT or HS modes, the device will not execute code during the OST period. The OST will suspend program execution until 1024 oscillations are counted. Two-Speed Start-Up mode minimizes the delay in code execution by operating from the internal oscillator while the OST is active. The system clock will switch back to the Primary External Oscillator after the OST period has expired.

Two-speed Start-up will become active after:

- Power-on Reset (POR)
- Power-up Timer (PWRT), if enabled
- Wake-up from Sleep

The OSTS bit of the OSCCON register reports which oscillator the device is currently using for operation. The device is running from the oscillator defined by the FOSC bits of the CONFIG1H Configuration register when the OSTS bit is set. The device is running from the internal oscillator when the OSTS bit is clear.

# 2.13 Fail-Safe Clock Monitor

The Fail-Safe Clock Monitor (FSCM) allows the device to continue operating should the external oscillator fail. The FSCM can detect oscillator failure any time after the Oscillator Start-up Timer (OST) has expired. The FSCM is enabled by setting the FCMEN bit in the CONFIG1H Configuration register. The FSCM is applicable to all external oscillator modes (LP, XT, HS, EC and RC).

#### FIGURE 2-6:

#### **FSCM BLOCK DIAGRAM**



#### 2.13.1 FAIL-SAFE DETECTION

The FSCM module detects a failed oscillator by comparing the external oscillator to the FSCM sample clock. The sample clock is generated by dividing the LFINTOSC by 64. See Figure 2-6. Inside the fail detector block is a latch. The external clock sets the latch on each falling edge of the external clock. The sample clock clears the latch on each rising edge of the sample clock. A failure is detected when an entire half-cycle of the sample clock elapses before the primary clock goes low.

#### 2.13.2 FAIL-SAFE OPERATION

When the external clock fails, the FSCM switches the device clock to an internal clock source and sets the bit flag OSCFIF of the PIR2 register. The OSCFIF flag will generate an interrupt if the OSCFIE bit of the PIE2 register is also set. The device firmware can then take steps to mitigate the problems that may arise from a failed clock. The system clock will continue to be sourced from the internal clock source until the device firmware successfully restarts the external oscillator and switches back to external operation. An automatic transition back to the failed clock source will not occur.

The internal clock source chosen by the FSCM is determined by the IRCF<2:0> bits of the OSCCON register. This allows the internal oscillator to be configured before a failure occurs.

#### 3.2.3 INSTRUCTIONS IN PROGRAM MEMORY

The program memory is addressed in bytes. Instructions are stored as either two bytes or four bytes in program memory. The Least Significant Byte (LSB) of an instruction word is always stored in a program memory location with an even address (LSb = 0). To maintain alignment with instruction boundaries, the PC increments in steps of 2 and the LSb will always read '0' (see Section 3.1.1 "Program Counter").

Figure 3-4 shows an example of how instruction words are stored in the program memory.

The CALL and GOTO instructions have the absolute program memory address embedded into the instruction. Since instructions are always stored on word boundaries, the data contained in the instruction is a word address. The word address is written to PC<20:1>, which accesses the desired byte address in program memory. Instruction #2 in Figure 3-4 shows how the instruction GOTO 0006h is encoded in the program memory. Program branch instructions, which encode a relative address offset, operate in the same manner. The offset value stored in a branch instruction represents the number of single-word instructions that the PC will be offset by. Section 25.0 "Instruction Set Summary" provides further details of the instruction set.

| 100KE 3-4. |             |            |                    |                |         |                           |
|------------|-------------|------------|--------------------|----------------|---------|---------------------------|
|            |             |            |                    | <b>LSB =</b> 1 | LSB = 0 | Word Address $\downarrow$ |
|            |             | Program M  | lemory             |                |         | 000000h                   |
|            |             | Byte Locat | ions $\rightarrow$ |                |         | 000002h                   |
|            |             |            |                    |                |         | 000004h                   |
|            |             |            |                    |                |         | 000006h                   |
| Ins        | truction 1: | MOVLW      | 055h               | 0Fh            | 55h     | 000008h                   |
| Ins        | truction 2: | GOTO       | 0006h              | EFh            | 03h     | 00000Ah                   |
|            |             |            |                    | F0h            | 00h     | 00000Ch                   |
| Ins        | truction 3: | MOVFF      | 123h, 456h         | C1h            | 23h     | 00000Eh                   |
|            |             |            |                    | F4h            | 56h     | 000010h                   |
|            |             |            |                    |                |         | 000012h                   |
|            |             |            |                    |                |         | 000014h                   |
|            |             |            |                    |                |         | •                         |

## FIGURE 3-4: INSTRUCTIONS IN PROGRAM MEMORY

# 3.2.4 TWO-WORD INSTRUCTIONS

The standard PIC18 instruction set has four two-word instructions: CALL, MOVFF, GOTO and LSFR. In all cases, the second word of the instruction always has '1111' as its four Most Significant bits (MSb); the other 12 bits are literal data, usually a data memory address.

The use of '1111' in the 4 MSbs of an instruction specifies a special form of NOP. If the instruction is executed in proper sequence – immediately after the first word – the data in the second word is accessed

and used by the instruction sequence. If the first word is skipped for some reason and the second word is executed by itself, a NOP is executed instead. This is necessary for cases when the two-word instruction is preceded by a conditional instruction that changes the PC. Example 3-4 shows how this works.

Note: See Section 3.6 "PIC18 Instruction Execution and the Extended Instruction Set" for information on two-word instructions in the extended instruction set.

| EXAMPLE 3-4: | TWO-WORD INSTRUCTIONS |
|--------------|-----------------------|
| 04054        |                       |

| CASE 1:             |                                           |
|---------------------|-------------------------------------------|
| Object Code         | Source Code                               |
| 0110 0110 0000 0000 | TSTFSZ REG1 ; is RAM location 0?          |
| 1100 0001 0010 0011 | MOVFF REG1, REG2 ; No, skip this word     |
| 1111 0100 0101 0110 | ; Execute this word as a NOP              |
| 0010 0100 0000 0000 | ADDWF REG3 ; continue code                |
| CASE 2:             |                                           |
| Object Code         | Source Code                               |
| 0110 0110 0000 0000 | TSTFSZ REG1 ; is RAM location 0?          |
| 1100 0001 0010 0011 | MOVFF REG1, REG2 ; Yes, execute this word |
| 1111 0100 0101 0110 | ; 2nd word of instruction                 |
| 0010 0100 0000 0000 | ADDWF REG3 ; continue code                |

#### 3.3.6 STATUS REGISTER

The STATUS register, shown in Register 3-2, contains the arithmetic status of the ALU. As with any other SFR, it can be the operand for any instruction.

If the STATUS register is the destination for an instruction that affects the Z, DC, C, OV or N bits, the results of the instruction are not written; instead, the STATUS register is updated according to the instruction performed. Therefore, the result of an instruction with the STATUS register as its destination may be different than intended. As an example, CLRF STATUS will set the Z bit and leave the remaining Status bits unchanged ('000u uluu'). It is recommended that only BCF, BSF, SWAPF, MOVFF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect the Z, C, DC, OV or N bits in the STATUS register.

For other instructions that do not affect Status bits, see the instruction set summaries in Table 25-2 and Table 25-3.

Note: The <u>C</u> and <u>DC</u> bits operate as the borrow and digit borrow bits, respectively, in subtraction.

## REGISTER 3-2: STATUS: STATUS REGISTER

| U-0           | U-0                                                                                                                                                                                                                                                                                     | U-0                                  | R/W-x                              | R/W-x                                  | R/W-x                               | R/W-x                             | R/W-x                        |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------|----------------------------------------|-------------------------------------|-----------------------------------|------------------------------|
| _             | _                                                                                                                                                                                                                                                                                       | _                                    | N                                  | OV                                     | Z                                   | DC <sup>(1)</sup>                 | C <sup>(1)</sup>             |
| bit 7         |                                                                                                                                                                                                                                                                                         |                                      |                                    |                                        |                                     |                                   | bit 0                        |
|               |                                                                                                                                                                                                                                                                                         |                                      |                                    |                                        |                                     |                                   |                              |
| Legend:       |                                                                                                                                                                                                                                                                                         |                                      |                                    |                                        |                                     |                                   |                              |
| R = Readabl   | e bit                                                                                                                                                                                                                                                                                   | W = Writable                         | bit                                | U = Unimpler                           | mented bit, read                    | l as '0'                          |                              |
| -n = Value at | POR                                                                                                                                                                                                                                                                                     | '1' = Bit is set                     |                                    | '0' = Bit is cle                       | ared                                | x = Bit is unkr                   | nown                         |
| bit 7 E       | Unimplomon                                                                                                                                                                                                                                                                              | tod: Dood oo '                       | 0'                                 |                                        |                                     |                                   |                              |
|               | Unimplemen                                                                                                                                                                                                                                                                              | ieu: Reau as                         | 0                                  |                                        |                                     |                                   |                              |
| DIT 4         | This bit is use<br>(ALU MSB =                                                                                                                                                                                                                                                           | d for signed ar<br>1).               | ithmetic (two's                    | s complement)                          | . It indicates wh                   | ether the result                  | was negative                 |
|               | 1 = Result wa<br>0 = Result wa                                                                                                                                                                                                                                                          | is negative<br>is positive           |                                    |                                        |                                     |                                   |                              |
| bit 3         | OV: Overflow bit         This bit is used for signed arithmetic (two's complement). It indicates an overflow of the 7-bit magnitude which causes the sign bit (bit 7 of the result) to change state.         1 = Overflow occurred for signed arithmetic (in this arithmetic operation) |                                      |                                    |                                        |                                     |                                   |                              |
| bit 2         | Z: Zero bit                                                                                                                                                                                                                                                                             |                                      |                                    |                                        |                                     |                                   |                              |
|               | 1 = The result of an arithmetic or logic operation is zero<br>0 = The result of an arithmetic or logic operation is not zero                                                                                                                                                            |                                      |                                    |                                        |                                     |                                   |                              |
| bit 1         | <b>DC:</b> Digit Carry/Borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) <sup>(1)</sup><br>1 = A carry-out from the 4th low-order bit of the result occurred<br>0 = No carry-out from the 4th low-order bit of the result                                                            |                                      |                                    |                                        |                                     |                                   |                              |
| bit 0         | C: Carry/Borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) <sup>(1)</sup>                                                                                                                                                                                                            |                                      |                                    |                                        |                                     |                                   |                              |
|               | 1 = A carry-ou<br>0 = No carry-o                                                                                                                                                                                                                                                        | ut from the Mo<br>out from the M     | st Significant l<br>ost Significan | bit of the result<br>t bit of the resu | occurred<br>It occurred             |                                   |                              |
| Note 1: Fo    | or Borrow, the po<br>econd operand. F<br>t of the source re                                                                                                                                                                                                                             | larity is reverse<br>or rotate (RRF, | ed. A subtract<br>RLF) instructi   | ion is executed<br>ons, this bit is l  | d by adding the<br>oaded with eithe | two's complem<br>er the high-orde | ent of the<br>r or low-order |

| EXAMPLE 4-3:   | WRIII  | ING TO FLASH PROGR  | AWIWEWORT (CONTINUED)                   |
|----------------|--------|---------------------|-----------------------------------------|
|                | DECFSZ | COUNTER             | ; loop until holding registers are full |
|                | BRA    | WRITE_WORD_TO_HREGS |                                         |
| PROGRAM_MEMORY |        |                     |                                         |
|                | BSF    | EECON1, EEPGD       | ; point to Flash program memory         |
|                | BCF    | EECON1, CFGS        | ; access Flash program memory           |
|                | BSF    | EECON1, WREN        | ; enable write to memory                |
|                | BCF    | INTCON, GIE         | ; disable interrupts                    |
|                | MOVLW  | 55h                 |                                         |
| Required       | MOVWF  | EECON2              | ; write 55h                             |
| Sequence       | MOVLW  | 0AAh                |                                         |
|                | MOVWF  | EECON2              | ; write OAAh                            |
|                | BSF    | EECON1, WR          | ; start program (CPU stall)             |
|                | DCFSZ  | COUNTER2            | ; repeat for remaining write blocks     |
|                | BRA    | WRITE_BYTE_TO_HREGS | ;                                       |
|                | BSF    | INTCON, GIE         | ; re-enable interrupts                  |
|                | BCF    | EECON1, WREN        | ; disable write to memory               |
|                |        |                     |                                         |

WRITING TO FLACU BROODAM MEMORY (CONTINUED)

#### 4.5.2 WRITE VERIFY

Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit.

# 4.5.3 UNEXPECTED TERMINATION OF WRITE OPERATION

If a write is terminated by an unplanned event, such as loss of power or an unexpected Reset, the memory location just programmed should be verified and reprogrammed <u>if needed</u>. If the write operation is interrupted by a MCLR Reset or a WDT Time-out Reset during normal operation, the WRERR bit will be set which the user can check to decide whether a rewrite of the location(s) is needed.

#### 4.5.4 PROTECTION AGAINST SPURIOUS WRITES

To protect against spurious writes to Flash program memory, the write initiate sequence must also be followed. See Section 24.0 "Special Features of the CPU" for more detail.

#### 4.6 Flash Program Operation During Code Protection

See Section 24.3 "Program Verification and Code Protection" for details on code protection of Flash program memory.

| Name    | Bit 7                                               | Bit 6       | Bit 5     | Bit 4         | Bit 3         | Bit 2        | Bit 1         | Bit 0      | Reset<br>Values on<br>page |
|---------|-----------------------------------------------------|-------------|-----------|---------------|---------------|--------------|---------------|------------|----------------------------|
| TBLPTRU | —                                                   | —           | bit 21    | Program Me    | emory Table I | Pointer Uppe | r Byte (TBLP  | TR<20:16>) | 275                        |
| TBPLTRH | Program M                                           | emory Table | Pointer H | ligh Byte (TE | BLPTR<15:8    | 8>)          |               |            | 275                        |
| TBLPTRL | Program Memory Table Pointer Low Byte (TBLPTR<7:0>) |             |           |               |               |              |               | 275        |                            |
| TABLAT  | Program M                                           | emory Table | Latch     |               |               |              |               |            | 275                        |
| INTCON  | GIE/GIEH                                            | PEIE/GIEL   | TMR0IE    | INT0IE        | RABIE         | TMR0IF       | <b>INT0IF</b> | RABIF      | 275                        |
| EECON2  | EEPROM Control Register 2 (not a physical register) |             |           |               |               |              |               | 277        |                            |
| EECON1  | EEPGD                                               | CFGS        | _         | FREE          | WRERR         | WREN         | WR            | RD         | 277                        |
| IPR2    | OSCFIP                                              | C1IP        | C2IP      | EEIP          | BCLIP         | USBIP        | TMR3IP        | —          | 278                        |
| PIR2    | OSCFIF                                              | C1IF        | C2IF      | EEIF          | BCLIF         | USBIF        | TMR3IF        | _          | 278                        |
| PIE2    | OSCFIE                                              | C1IE        | C2IE      | EEIE          | BCLIE         | USBIE        | TMR3IE        | —          | 278                        |

 TABLE 4-3:
 REGISTERS ASSOCIATED WITH PROGRAM FLASH MEMORY

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access.

# 9.0 I/O PORTS

There are up to three ports available. Some pins of the I/O ports are multiplexed with an alternate function from the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Each port has three registers for its operation. These registers are:

- TRIS register (data direction register)
- PORT register (reads the levels on the pins of the device)
- LAT register (output latch)

The PORTA Data Latch (LATA register) is useful for read-modify-write operations on the value that the I/O pins are driving.

A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 9-1.





# 9.1 PORTA, TRISA and LATA Registers

PORTA is five bits wide. PORTA<5:4> bits are bidirectional ports and PORTA<3,1:0> bits are inputonly ports. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., disable the output driver). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin).

Reading the PORTA register reads the status of the pins, whereas writing to it, will write to the PORT latch.

The PORTA Data Latch (LATA) register is also memory mapped. Read-modify-write operations on the LATA register read and write the latched output value for PORTA.

All of the PORTA pins are individually configurable as interrupt-on-change pins. Control bits in the IOCA register enable (when set) or disable (when clear) the interrupt function for each pin.

When set, the RABIE bit of the INTCON register enables interrupts on all pins which also have their corresponding IOCA bit set. When clear, the RABIE bit disables all interrupt-on-changes.

Only pins configured as inputs can cause this interrupt to occur (i.e., any pin configured as an output is excluded from the interrupt-on-change comparison).

For enabled interrupt-on-change pins, the values are compared with the old value latched on the last read of PORTA. The 'mismatch' outputs of the last read are OR'd together to set the PORTA Change Interrupt flag bit (RABIF) in the INTCON register.

This interrupt can wake the device from the Sleep mode, or any of the Idle modes. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTA to clear the mismatch condition (except when PORTA is the source or destination of a MOVFF instruction).
- b) Clear the flag bit, RABIF.

A mismatch condition will continue to set the RABIF flag bit. Reading or writing PORTA will end the mismatch condition and allow the RABIF bit to be cleared. The latch holding the last read value is not affected by a MCLR nor Brown-out Reset. After either one of these Resets, the RABIF flag will continue to be set if a mismatch is present.

#### 15.3.3.2 Reception

When the  $R/\overline{W}$  bit of the address byte is clear and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register and the SDA line is held low (ACK).

When the address byte overflow condition exists, then the no Acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF bit of the SSPSTAT register is set, or bit SSPOV bit of the SSPCON1 register is set.

An MSSP interrupt is generated for each data transfer byte. Flag bit, SSPIF of the PIR1 register, must be cleared by software.

When the SEN bit of the SSPCON2 register is set, SCL will be held low (clock stretch) following each data transfer. The clock must be released by setting the CKP bit of the SSPCON1 register. See **Section 15.3.4** "**Clock Stretching**" for more detail.

#### 15.3.3.3 Transmission

When the R/W bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit and pin SCK/SCL is held low regardless of SEN (see Section 15.3.4 "Clock Stretching" for more detail). By stretching the clock, the master will be unable to assert another clock pulse until the slave is done preparing the transmit data. The transmit data must be loaded into the SSPBUF register which also loads the SSPSR register. Then pin SCK/SCL should be released by setting the CKP bit of the SSPCON1 register. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 15-9).

The ACK pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line is high (not ACK), then the data transfer is complete. In this case, when the ACK is latched by the slave, the slave logic is reset (resets SSPSTAT register) and the slave monitors for another occurrence of the Start bit. If the SDA line was low (ACK), the next transmit data must be loaded into the SSPBUF register. Again, pin SCK/SCL must be released by setting bit CKP.

An MSSP interrupt is generated for each data transfer byte. The SSPIF bit must be cleared by software and the SSPSTAT register is used to determine the status of the byte. The SSPIF bit is set on the falling edge of the ninth clock pulse.

x = Bit is unknown

| Legend: |       |       |       |       |       |       |       |
|---------|-------|-------|-------|-------|-------|-------|-------|
| bit 7   |       |       |       |       |       |       | bit 0 |
| ADD7    | ADD6  | ADD5  | ADD4  | ADD3  | ADD2  | ADD1  | ADD0  |
| R/W-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |

'0' = Bit is cleared

# REGISTER 15-7: SSPADD: MSSP ADDRESS AND BAUD RATE REGISTER (I<sup>2</sup>C<sup>™</sup> MODE)

#### Master mode:

-n = Value at POR

bit 7-0 **ADD<7:0>:** Baud Rate Clock Divider bits SCL pin clock period = ((ADD<7:0> + 1) \*4)/Fosc

#### <u>10-Bit Slave mode — Most significant address byte:</u>

- bit 7-3 **Not used:** Unused for Most Significant Address Byte. Bit state of this register is a "don't care." Bit pattern sent by master is fixed by I<sup>2</sup>C specification and must be equal to '11110'. However, those bits are compared by hardware and are not affected by the value in this register.
- bit 2-1 ADD<9:8>: Two Most Significant bits of 10-bit address
- bit 0 Not used: Unused in this mode. Bit state is a "don't care."

'1' = Bit is set

#### <u>10-Bit Slave mode — Least significant address byte:</u>

bit 7-0 ADD<7:0>: Eight Least Significant bits of 10-bit address

#### 7-Bit Slave mode:

bit 0 Not used: Unused in this mode. Bit state is a "don't care."

# 15.3.4.5 Clock Synchronization and the CKP bit

When the CKP bit is cleared, the SCL output is forced to '0'. However, clearing the CKP bit will not assert the SCL output low until the SCL output is already sampled low. Therefore, the CKP bit will not assert the SCL line until an external  $I^2C$  master device has already asserted the SCL line. The SCL output will remain low until the CKP bit is set and all other devices on the  $I^2C$  bus have deasserted SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (see Figure 15-12).





#### 15.3.12 ACKNOWLEDGE SEQUENCE TIMING

An Acknowledge sequence is enabled by setting the Acknowledge Sequence Enable bit, ACKEN bit of the SSPCON2 register. When this bit is set, the SCL pin is pulled low and the contents of the Acknowledge data bit are presented on the SDA pin. If the user wishes to generate an Acknowledge, then the ACKDT bit should be cleared. If not, the user should set the ACKDT bit before starting an Acknowledge sequence. The Baud Rate Generator then counts for one rollover period (TBRG) and the SCL pin is deasserted (pulled high). When the SCL pin is sampled high (clock arbitration), the Baud Rate Generator counts for TBRG. The SCL pin is then pulled low. Following this, the ACKEN bit is automatically cleared, the Baud Rate Generator is turned off and the MSSP module then goes into Idle mode (Figure 15-23).

#### 15.3.12.1 WCOL Status Flag

If the user writes the SSPBUF when an Acknowledge sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write does not occur).

#### 15.3.13 STOP CONDITION TIMING

A Stop bit is asserted on the SDA pin at the end of a receive/transmit by setting the Stop Sequence Enable bit, PEN bit of the SSPCON2 register. At the end of a receive/transmit, the SCL line is held low after the falling edge of the ninth clock. When the PEN bit is set, the master will assert the SDA line low. When the SDA line is sampled low, the Baud Rate Generator is reloaded and counts down to '0'. When the Baud Rate Generator times out, the SCL pin will be brought high and one TBRG (Baud Rate Generator rollover count) later, the SDA pin will be deasserted. When the SDA pin is sampled high while SCL is high, the P bit of the SSPSTAT register is set. A TBRG later, the PEN bit is cleared and the SSPIF bit is set (Figure 15-24).

#### 15.3.13.1 WCOL Status Flag

If the user writes the SSPBUF when a Stop sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

#### FIGURE 15-23: ACKNOWLEDGE SEQUENCE WAVEFORM



#### FIGURE 15-24: STOP CONDITION RECEIVE OR TRANSMIT MODE



| REGISTER 17-4: | ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = ( | ) |
|----------------|----------------------------------------------------|---|
|----------------|----------------------------------------------------|---|

| R/W-x  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| ADRES9 | ADRES8 | ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 |
| bit 7  |        |        |        |        |        |        | bit 0  |
|        |        |        |        |        |        |        |        |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | s 'O'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-0

**ADRES<9:2>**: ADC Result Register bits Upper eight bits of 10-bit conversion result

#### REGISTER 17-5: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 0

| R/W-x  | R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|--------|--------|-------|-------|-------|-------|-------|-------|
| ADRES1 | ADRES0 | —     | —     | —     | —     | —     | —     |
| bit 7  |        |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | s '0'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

| bit 7-6 | ADRES<1:0>: ADC Result Register bits       |
|---------|--------------------------------------------|
|         | Lower two bits of 10-bit conversion result |
| bit 5-0 | Reserved: Do not use.                      |

#### REGISTER 17-6: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1

| R/W-x  | R/W-x  |
|-------|-------|-------|-------|-------|-------|--------|--------|
| —     | —     | —     | —     | —     | —     | ADRES9 | ADRES8 |
| bit 7 |       |       |       |       |       |        | bit 0  |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | ; '0'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-2 Reserved: Do not use.

bit 1-0 ADRES<9:8>: ADC Result Register bits Upper two bits of 10-bit conversion result

#### REGISTER 17-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1

| R/W-x  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 | ADRES1 | ADRES0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | s 'O'              |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-0 ADRES<7:0>: ADC Result Register bits

Lower eight bits of 10-bit conversion result

| Name    | Bit 7    | Bit 6     | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|---------|----------|-----------|--------|--------|--------|--------|--------|--------|----------------------------|
| CM1CON0 | C1ON     | C1OUT     | C1OE   | C1POL  | C1SP   | C1R    | C1CH1  | C1CH0  | 278                        |
| CM2CON0 | C2ON     | C2OUT     | C2OE   | C2POL  | C2SP   | C2R    | C2CH1  | C2CH0  | 278                        |
| CM2CON1 | MC10UT   | MC2OUT    | C1RSEL | C2RSEL | C1HYS  | C2HYS  | C1SYNC | C2SYNC | 278                        |
| REFCON0 | FVR1EN   | FVR1ST    | FVR1S1 | FVR1S0 | _      | _      | _      | _      | 277                        |
| REFCON1 | D1EN     | D1LPS     | DAC10E |        | D1PSS1 | D1PSS0 | _      | D1NSS  | 277                        |
| INTCON  | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RABIE  | TMR0IF | INT0IF | RABIF  | 275                        |
| PIR2    | OSCFIF   | C1IF      | C2IF   | EEIF   | BCLIF  | USBIF  | TMR3IF | _      | 278                        |
| PIE2    | OSCFIE   | C1IE      | C2IE   | EEIE   | BCLIE  | USBIE  | TMR3IE | _      | 278                        |
| IPR2    | OSCFIP   | C1IP      | C2IP   | EEIP   | BCLIP  | USBIP  | TMR3IP | _      | 278                        |
| PORTC   | RC7      | RC6       | RC5    | RC4    | RC3    | RC2    | RC1    | RC0    | 278                        |
| LATC    | LATC7    | LATC6     | LATC5  | LATC4  | LATC3  | LATC2  | LATC1  | LATC0  | 278                        |
| TRISC   | TRISC7   | TRISC6    | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 278                        |
| ANSEL   | ANS7     | ANS6      | ANS5   | ANS4   | ANS3   |        | _      | _      | 278                        |

#### TABLE 18-3: REGISTERS ASSOCIATED WITH COMPARATOR MODULE

**Legend:** — = unimplemented, read as '0'. Shaded cells are unused by the comparator module.

# PIC18(L)F1XK50

#### REGISTER 22-2: UCFG: USB CONFIGURATION REGISTER

| R/W-0           | U-0                            | U-0              | R/W-0                      | U-0              | R/W-0               | R/W-0           | R/W-0 |
|-----------------|--------------------------------|------------------|----------------------------|------------------|---------------------|-----------------|-------|
| UTEYE           | —                              | —                | UPUEN <sup>(1)</sup>       | —                | FSEN <sup>(1)</sup> | PPB1            | PPB0  |
| bit 7           |                                | •                |                            |                  |                     | •               | bit 0 |
|                 |                                |                  |                            |                  |                     |                 |       |
| Legend:         |                                |                  |                            |                  |                     |                 |       |
| R = Readable I  | bit                            | W = Writable     | bit                        | U = Unimplei     | mented bit, read    | l as '0'        |       |
| -n = Value at P | OR                             | '1' = Bit is set |                            | '0' = Bit is cle | eared               | x = Bit is unkr | nown  |
|                 |                                |                  |                            |                  |                     |                 |       |
| bit 7           | UTEYE: USB                     | Eye Pattern Te   | est Enable bit             |                  |                     |                 |       |
|                 | 1 = Eye patte                  | ern test enabled | b                          |                  |                     |                 |       |
|                 | 0 = Eye patte                  | ern test disable | d                          |                  |                     |                 |       |
| bit 6-5         | Unimplemen                     | ted: Read as '   | 0'                         |                  |                     |                 |       |
| bit 4           | UPUEN: USB                     | On-Chip Pull-    | up Enable bit <sup>(</sup> | 1)               |                     |                 |       |
|                 | 1 = On-chip p<br>0 = On-chip p | ull-up enabled   | (pull-up on D-             | ⊦ with FSEN =    | 1 or D- with FS     | <b>EN</b> = 0)  |       |
| hit 3           |                                | ted: Read as '   | n <b>'</b>                 |                  |                     |                 |       |
| bit 2           | ESEN: Full-Sr                  | heed Enable bi   | ,(1)                       |                  |                     |                 |       |
| Dit 2           | 1 - Full-speer                 | d device: contr  | ls transceive              | redae rates: r   | equires input cla   | ock at 48 MHz   |       |
|                 | 0 = Low-spee                   | d device: contr  | ols transceive             | r edge rates; i  | requires input cle  | ock at 6 MHz    |       |
| bit 1-0         | <b>PPB&lt;1:0&gt;:</b> Pi      | ing-Pong Buffe   | rs Configuration           | on bits          |                     |                 |       |
|                 | 11 = Even/Od                   | ld ping-pong b   | uffers enabled             | for Endpoints    | 1 to 15             |                 |       |
|                 | 10 = Even/Od                   | ld ping-pong b   | uffers enabled             | for all endpoin  | nts                 |                 |       |
|                 | 01 = Even/Oc                   | ld ping-pong bi  | uffer enabled f            | or OUI Endpo     | oint 0              |                 |       |
|                 |                                |                  |                            | ı                |                     |                 |       |
|                 |                                |                  |                            |                  |                     |                 |       |

**Note 1:** The UPUEN, and FSEN bits should never be changed while the USB module is enabled. These values must be preconfigured prior to enabling the module.

The USB specification limits the power taken from the bus. Each device is ensured 100 mA at approximately 5V (one unit load). Additional power may be requested, up to a maximum of 500 mA. Note that power above one unit load is a request and the host or hub is not obligated to provide the extra current. Thus, a device capable of consuming more than one unit load must be able to maintain a low-power configuration of a one unit load or less, if necessary.

The USB specification also defines a Suspend mode. In this situation, current must be limited to  $500 \ \mu$ A, averaged over 1 second. A device must enter a Suspend state after 3 ms of inactivity (i.e., no SOF tokens for 3 ms). A device entering Suspend mode must drop current consumption within 10 ms after Suspend. Likewise, when signaling a wake-up, the device must signal a wake-up within 10 ms of drawing current above the Suspend limit.

#### 22.10.5 ENUMERATION

When the device is initially attached to the bus, the host enters an enumeration process in an attempt to identify the device. Essentially, the host interrogates the device, gathering information such as power consumption, data rates and sizes, protocol and other descriptive information; descriptors contain this information. A typical enumeration process would be as follows:

- 1. USB Reset: Reset the device. Thus, the device is not configured and does not have an address (address 0).
- 2. Get Device Descriptor: The host requests a small portion of the device descriptor.
- 3. USB Reset: Reset the device again.
- 4. Set Address: The host assigns an address to the device.
- 5. Get Device Descriptor: The host retrieves the device descriptor, gathering info such as manufacturer, type of device, maximum control packet size.
- 6. Get configuration descriptors.
- 7. Get any other descriptors.
- 8. Set a configuration.

The exact enumeration process depends on the host.

#### 22.10.6 DESCRIPTORS

There are eight different standard descriptor types of which five are most important for this device.

#### 22.10.6.1 Device Descriptor

The device descriptor provides general information, such as manufacturer, product number, serial number, the class of the device and the number of configurations. There is only one device descriptor.

#### 22.10.6.2 Configuration Descriptor

The configuration descriptor provides information on the power requirements of the device and how many different interfaces are supported when in this configuration. There may be more than one configuration for a device (i.e., low-power and high-power configurations).

#### 22.10.6.3 Interface Descriptor

The interface descriptor details the number of endpoints used in this interface, as well as the class of the interface. There may be more than one interface for a configuration.

#### 22.10.6.4 Endpoint Descriptor

The endpoint descriptor identifies the transfer type (Section 22.10.3 "Transfers") and direction, as well as some other specifics for the endpoint. There may be many endpoints in a device and endpoints may be shared in different configurations.

#### 22.10.6.5 String Descriptor

Many of the previous descriptors reference one or more string descriptors. String descriptors provide human readable information about the layer (Section 22.10.1 "Layered Framework") they describe. Often these strings show up in the host to help the user identify the device. String descriptors are generally optional to save memory and are encoded in a unicode format.

#### 22.10.7 BUS SPEED

Each USB device must indicate its bus presence and speed to the host. This is accomplished through a  $1.5 \text{ k}\Omega$  resistor which is connected to the bus at the time of the attachment event.

Depending on the speed of the device, the resistor either pulls up the D+ or D- line to 3.3V. For a low-speed device, the pull-up resistor is connected to the D- line. For a full-speed device, the pull-up resistor is connected to the D+ line.

# 22.10.8 CLASS SPECIFICATIONS AND DRIVERS

USB specifications include class specifications which operating system vendors optionally support. Examples of classes include Audio, Mass Storage, Communications and Human Interface (HID). In most cases, a driver is required at the host side to 'talk' to the USB device. In custom applications, a driver may need to be developed. Fortunately, drivers are available for most common host systems for the most common classes of devices. Thus, these drivers can be reused.

## 23.4 Brown-out Reset (BOR)

PIC18(L)F1XK50 devices implement a BOR circuit that provides the user with a number of configuration and power-saving options. The BOR is controlled by the BORV<1:0> and BOREN<1:0> bits of the CONFIG2L Configuration register. There are a total of four BOR configurations which are summarized in Table 23-1.

The BOR threshold is set by the BORV<1:0> bits. If BOR is enabled (any values of BOREN<1:0>, except '00'), any drop of VDD below VBOR for greater than TBOR will reset the device. A Reset may or may not occur if VDD falls below VBOR for less than TBOR. The chip will remain in Brown-out Reset until VDD rises above VBOR.

If the Power-up Timer is enabled, it will be invoked after VDD rises above VBOR; it then will keep the chip in Reset for an additional time delay, TPWRT. If VDD drops below VBOR while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above VBOR, the Power-up Timer will execute the additional time delay.

BOR and the Power-on Timer (PWRT) are independently configured. Enabling BOR Reset does not automatically enable the PWRT.

#### 23.4.1 SOFTWARE ENABLED BOR

When BOREN<1:0> = 01, the BOR can be enabled or disabled by the user in software. This is done with the SBOREN control bit of the RCON register. Setting SBOREN enables the BOR to function as previously described. Clearing SBOREN disables the BOR entirely. The SBOREN bit operates only in this mode; otherwise it is read as '0'.

Placing the BOR under software control gives the user the additional flexibility of tailoring the application to its environment without having to reprogram the device to change BOR configuration. It also allows the user to tailor device power consumption in software by eliminating the incremental current that the BOR consumes. While the BOR current is typically very small, it may have some impact in low-power applications.

| Note: | Even when BOR is under software con-           |
|-------|------------------------------------------------|
|       | trol, the BOR Reset voltage level is still set |
|       | by the BORV<1:0> Configuration bits. It        |
|       | cannot be changed by software.                 |

#### 23.4.2 DETECTING BOR

When BOR is enabled, the  $\overline{\text{BOR}}$  bit always resets to '0' on any BOR or POR event. This makes it difficult to determine if a BOR event has occurred just by reading the state of  $\overline{\text{BOR}}$  alone. A more reliable method is to simultaneously check the state of both POR and  $\overline{\text{BOR}}$ . This assumes that the POR and  $\overline{\text{BOR}}$  bits are reset to '1' by software immediately after any POR event. If  $\overline{\text{BOR}}$  is '0' while  $\overline{\text{POR}}$  is '1', it can be reliably assumed that a BOR event has occurred.

#### 23.4.3 DISABLING BOR IN SLEEP MODE

When BOREN<1:0> = 10, the BOR remains under hardware control and operates as previously described. Whenever the device enters Sleep mode, however, the BOR is automatically disabled. When the device returns to any other operating mode, BOR is automatically re-enabled.

This mode allows for applications to recover from brown-out situations, while actively executing code, when the device requires BOR protection the most. At the same time, it saves additional power in Sleep mode by eliminating the small incremental BOR current.

| BOR Con | figuration | Status of           |                                                                                    |
|---------|------------|---------------------|------------------------------------------------------------------------------------|
| BOREN1  | BOREN0     | SBOREN<br>(RCON<6>) | BOR Operation                                                                      |
| 0       | 0          | Unavailable         | BOR disabled; must be enabled by reprogramming the Configuration bits.             |
| 0       | 1          | Available           | BOR enabled by software; operation controlled by SBOREN.                           |
| 1       | 0          | Unavailable         | BOR enabled by hardware in Run and Idle modes, disabled during Sleep mode.         |
| 1       | 1          | Unavailable         | BOR enabled by hardware; must be disabled by reprogramming the Configuration bits. |

TABLE 23-1: BOR CONFIGURATIONS

| TADLE 20-4. |         | 1020)                              |                                                                  |                                 |
|-------------|---------|------------------------------------|------------------------------------------------------------------|---------------------------------|
| Register    | Address | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt |
| ADRESH      | FC4h    | xxxx xxxx                          | uuuu uuuu                                                        | սսսս սսսս                       |
| ADRESL      | FC3h    | xxxx xxxx                          | սսսս սսսս                                                        | սսսս սսսս                       |
| ADCON0      | FC2h    | 00 0000                            | 00 0000                                                          | uu uuuu                         |
| ADCON1      | FC1h    | 0000                               | 0000                                                             | uuuu                            |
| ADCON2      | FC0h    | 0-00 0000                          | 0-00 0000                                                        | u-uu uuuu                       |
| CCPR1H      | FBFh    | xxxx xxxx                          | นนนน นนนน                                                        | սսսս սսսս                       |
| CCPR1L      | FBEh    | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| CCP1CON     | FBDh    | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| REFCON2     | FBCh    | 0 0000                             | 0 0000                                                           | u uuuu                          |
| REFCON1     | FBBh    | 000-00-0                           | 000-00-0                                                         | uuu- uu-u                       |
| REFCON0     | FBAh    | 0001 00                            | 0001 00                                                          | uuuu uu                         |
| PSTRCON     | FB9h    | 0 0001                             | 0 0001                                                           | u uuuu                          |
| BAUDCON     | FB8h    | 0100 0-00                          | 0100 0-00                                                        | uuuu u-uu                       |
| PWM1CON     | FB7h    | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| ECCP1AS     | FB6h    | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| TMR3H       | FB3h    | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| TMR3L       | FB2h    | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| T3CON       | FB1h    | 0000 0000                          | uuuu uuuu                                                        | uuuu uuuu                       |
| SPBRGH      | FB0h    | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| SPBRG       | FAFh    | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| RCREG       | FAEh    | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| TXREG       | FADh    | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| TXSTA       | FACh    | 0000 0010                          | 0000 0010                                                        | uuuu uuuu                       |
| RCSTA       | FABh    | 0000 000x                          | 0000 000x                                                        | uuuu uuuu                       |
| EEADR       | FAAh    | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| EEDATA      | FA8h    | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| EECON2      | FA7h    | 0000 0000                          | 0000 0000                                                        | 0000 0000                       |
| EECON1      | FA6h    | xx-0 x000                          | uu-0 u000                                                        | uu-0 u000                       |

# TABLE 23-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition. Shaded cells indicate conditions do not apply for the designated device.

Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h).

**3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack.

4: See Table 23-3 for Reset value for specific condition.

5: All bits of the ANSELH register initialize to '0' if the PBADEN bit of CONFIG3H is '0'.

# 25.0 INSTRUCTION SET SUMMARY

PIC18(L)F1XK50 devices incorporate the standard set of 75 PIC18 core instructions, as well as an extended set of 8 new instructions, for the optimization of code that is recursive or that utilizes a software stack. The extended set is discussed later in this section.

## 25.1 Standard Instruction Set

The standard PIC18 instruction set adds many enhancements to the previous PIC MCU instruction sets, while maintaining an easy migration from these PIC MCU instruction sets. Most instructions are a single program memory word (16 bits), but there are four instructions that require two program memory locations.

Each single-word instruction is a 16-bit word divided into an opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into four basic categories:

- Byte-oriented operations
- **Bit-oriented** operations
- Literal operations
- Control operations

The PIC18 instruction set summary in Table 25-2 lists **byte-oriented**, **bit-oriented**, **literal** and **control** operations. Table 25-1 shows the opcode field descriptions.

Most byte-oriented instructions have three operands:

- 1. The file register (specified by 'f')
- 2. The destination of the result (specified by 'd')
- 3. The accessed memory (specified by 'a')

The file register designator 'f' specifies which file register is to be used by the instruction. The destination designator 'd' specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the WREG register. If 'd' is one, the result is placed in the file register specified in the instruction.

All bit-oriented instructions have three operands:

- 1. The file register (specified by 'f')
- 2. The bit in the file register (specified by 'b')
- 3. The accessed memory (specified by 'a')

The bit field designator 'b' selects the number of the bit affected by the operation, while the file register designator 'f' represents the number of the file in which the bit is located. The **literal** instructions may use some of the following operands:

- A literal value to be loaded into a file register (specified by 'k')
- The desired FSR register to load the literal value into (specified by 'f')
- No operand required (specified by '—')

The **control** instructions may use some of the following operands:

- A program memory address (specified by 'n')
- The mode of the CALL or RETURN instructions (specified by 's')
- The mode of the table read and table write instructions (specified by 'm')
- No operand required (specified by '—')

All instructions are a single word, except for four double-word instructions. These instructions were made double-word to contain the required information in 32 bits. In the second word, the 4 MSbs are '1's. If this second word is executed as an instruction (by itself), it will execute as a NOP.

All single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles, with the additional instruction cycle(s) executed as a NOP.

The double-word instructions execute in two instruction cycles.

One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true, or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s. Two-word branch instructions (if true) would take 3  $\mu$ s.

Figure 25-1 shows the general formats that the instructions can have. All examples use the convention 'nnh' to represent a hexadecimal number.

The Instruction Set Summary, shown in Table 25-2, lists the standard instructions recognized by the Microchip Assembler (MPASM<sup>™</sup>).

Section 25.1.1 "Standard Instruction Set" provides a description of each instruction.

# PIC18(L)F1XK50

| ΒZ                            |                                                                            | Branch if                                                                                                              | Branch if Zero                                                                                                                                                                                                                                                                      |                       |            |  |  |  |  |
|-------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|--|--|--|--|
| Synta                         | ax:                                                                        | BZ n                                                                                                                   | BZ n                                                                                                                                                                                                                                                                                |                       |            |  |  |  |  |
| Oper                          | ands:                                                                      | -128 ≤ n ≤                                                                                                             | 127                                                                                                                                                                                                                                                                                 |                       |            |  |  |  |  |
| Oper                          | ation:                                                                     | if ZERO bit<br>(PC) + 2 +                                                                                              | if ZERO bit is '1'<br>(PC) + 2 + 2n $\rightarrow$ PC                                                                                                                                                                                                                                |                       |            |  |  |  |  |
| Statu                         | s Affected:                                                                | None                                                                                                                   | None                                                                                                                                                                                                                                                                                |                       |            |  |  |  |  |
| Enco                          | ding:                                                                      | 1110                                                                                                                   | 1110 0000 nnnn nr                                                                                                                                                                                                                                                                   |                       |            |  |  |  |  |
| Description:                  |                                                                            | If the ZERC<br>will branch.<br>The 2's cor<br>added to th<br>have increr<br>instruction,<br>PC + 2 + 2<br>2-cycle inst | If the ZERO bit is '1', then the program<br>will branch.<br>The 2's complement number '2n' is<br>added to the PC. Since the PC will<br>have incremented to fetch the next<br>instruction, the new address will be<br>PC + 2 + 2n. This instruction is then a<br>2-cycle instruction |                       |            |  |  |  |  |
| Word                          | ls:                                                                        | 1                                                                                                                      |                                                                                                                                                                                                                                                                                     |                       |            |  |  |  |  |
| Cycle                         | es:                                                                        | 1(2)                                                                                                                   | 1(2)                                                                                                                                                                                                                                                                                |                       |            |  |  |  |  |
| Q Cycle Activity:<br>If Jump: |                                                                            |                                                                                                                        |                                                                                                                                                                                                                                                                                     |                       |            |  |  |  |  |
|                               | Q1                                                                         | Q2                                                                                                                     | Q3                                                                                                                                                                                                                                                                                  |                       | Q4         |  |  |  |  |
|                               | Decode                                                                     | Read literal<br>'n'                                                                                                    | Proces<br>Data                                                                                                                                                                                                                                                                      | ss W                  | rite to PC |  |  |  |  |
|                               | No                                                                         | No                                                                                                                     | No                                                                                                                                                                                                                                                                                  |                       | No         |  |  |  |  |
| If No                         |                                                                            | operation                                                                                                              | operation operation                                                                                                                                                                                                                                                                 |                       | peration   |  |  |  |  |
|                               | Q1                                                                         | Q2                                                                                                                     | Q3                                                                                                                                                                                                                                                                                  |                       | Q4         |  |  |  |  |
|                               | Decode                                                                     | Read literal                                                                                                           | Proces                                                                                                                                                                                                                                                                              | SS                    | No         |  |  |  |  |
|                               |                                                                            | 'n'                                                                                                                    | Data                                                                                                                                                                                                                                                                                | C                     | peration   |  |  |  |  |
| Example:                      |                                                                            | HERE                                                                                                                   | HERE BZ Jump                                                                                                                                                                                                                                                                        |                       |            |  |  |  |  |
|                               | Before Instruc<br>PC<br>After Instructic<br>If ZERO<br>PC<br>If ZERO<br>PC | tion = ad<br>on = 1;<br>= ad<br>= 0;<br>= ad                                                                           | ldress (H<br>ldress (J<br>ldress (H                                                                                                                                                                                                                                                 | ERE)<br>ump)<br>ERE + | 2)         |  |  |  |  |

| CAL                      | L                                      | Subrouti                                                                                                                                                                                                                                                                                                            | ne Call                     |                          |                 |                                        |
|--------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------|-----------------|----------------------------------------|
| Synta                    | IX:                                    | CALL k {,s}                                                                                                                                                                                                                                                                                                         |                             |                          |                 |                                        |
| Opera                    | ands:                                  | 0 ≤ k ≤ 1048575<br>s ∈ [0,1]                                                                                                                                                                                                                                                                                        |                             |                          |                 |                                        |
| Opera                    | ation:                                 | $\begin{array}{l} (PC) + 4 \rightarrow TOS, \\ k \rightarrow PC{<}20{:}1{>}, \\ \text{if } s = 1 \\ (W) \rightarrow WS, \\ (Status) \rightarrow STATUSS, \\ (BSR) \rightarrow BSRS \end{array}$                                                                                                                     |                             |                          |                 |                                        |
| Status                   | s Affected:                            | None                                                                                                                                                                                                                                                                                                                |                             |                          |                 |                                        |
| Encoo<br>1st wo<br>2nd w | ding:<br>ord (k<7:0>)<br>vord(k<19:8>) | 1110<br>1111                                                                                                                                                                                                                                                                                                        | 110s<br>k <sub>19</sub> kkk | k <sub>7</sub> kl<br>kkk | kk<br>:k        | kkkk <sub>0</sub><br>kkkk <sub>8</sub> |
| 10/2                     |                                        | (PC + 4) is pushed onto the return<br>stack. If 's' = 1, the W, Status and BSR<br>registers are also pushed into their<br>respective shadow registers, WS,<br>STATUSS and BSRS. If 's' = 0, no<br>update occurs (default). Then, the<br>20-bit value 'k' is loaded into PC<20:1>.<br>CALL is a 2-cycle instruction. |                             |                          |                 |                                        |
| Word                     | S:                                     | 2                                                                                                                                                                                                                                                                                                                   |                             |                          |                 |                                        |
| Cycle                    | S:                                     | 2                                                                                                                                                                                                                                                                                                                   |                             |                          |                 |                                        |
| Q Cy                     | cle Activity:                          |                                                                                                                                                                                                                                                                                                                     |                             |                          |                 |                                        |
| Г                        | Q1                                     | Q2                                                                                                                                                                                                                                                                                                                  | Q                           | 3                        | _               | Q4                                     |
|                          | Decode                                 | Kead literal<br>'k'<7:0>,                                                                                                                                                                                                                                                                                           | PUSHI                       | sC to<br>k               | Re<br>'k'<br>Wr | ad literal<br><19:8>,<br>ite to PC     |
|                          | No<br>operation                        | No<br>operation                                                                                                                                                                                                                                                                                                     | No<br>opera                 | )<br>tion                | op              | No<br>peration                         |
| <u>Exam</u>              | i <u>ple</u> :                         | HERE                                                                                                                                                                                                                                                                                                                | CALL                        | THEF                     | RE,             | 1                                      |
| E                        | Before Instruction                     |                                                                                                                                                                                                                                                                                                                     |                             |                          |                 |                                        |
| PC = address (HERE)      |                                        |                                                                                                                                                                                                                                                                                                                     |                             |                          |                 |                                        |
| ,                        | PC<br>PC<br>TOS<br>WS<br>BSRS          | = addres<br>= addres<br>= W<br>= BSR                                                                                                                                                                                                                                                                                | S (THER<br>S (HERE          | E)<br>+ 4)               | )               |                                        |



## TABLE 27-20: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)<br>Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |             |                                                              |                |   |      |       |            |  |
|--------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------|----------------|---|------|-------|------------|--|
| Param.<br>No.                                                                                                            | Symbol      | Characteristic                                               | Characteristic |   | Max. | Units | Conditions |  |
| US120                                                                                                                    | ТскН2ртV    | SYNC XMIT (Master and Slave)<br>Clock high to data-out valid | 3.0-5.5V       | — | 80   | ns    |            |  |
|                                                                                                                          |             |                                                              | 1.8-5.5V       | — | 100  | ns    |            |  |
| US121                                                                                                                    | JS121 TCKRF | Clock out rise time and fall time (Master mode)              | 3.0-5.5V       | — | 45   | ns    |            |  |
|                                                                                                                          |             |                                                              | 1.8-5.5V       | — | 50   | ns    |            |  |
| US122                                                                                                                    | TDTRF       | Data-out rise time and fall time                             | 3.0-5.5V       | — | 45   | ns    |            |  |
|                                                                                                                          |             |                                                              | 1.8-5.5V       | _ | 50   | ns    |            |  |

#### FIGURE 27-14: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



#### TABLE 27-21: USART SYNCHRONOUS RECEIVE REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)<br>Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |                                                      |                                                                                |    |   |    |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|----|---|----|--|--|--|
| Param.<br>No.                                                                                                            | am. Symbol Characteristic Min. Max. Units Conditions |                                                                                |    |   |    |  |  |  |
| US125                                                                                                                    | TDTV2CKL                                             | SYNC RCV (Master and Slave)<br>Data-hold before CK $\downarrow$ (DT hold time) | 10 | _ | ns |  |  |  |
| US126                                                                                                                    | TCKL2DTL                                             | Data-hold after CK $\downarrow$ (DT hold time)                                 | 15 | — | ns |  |  |  |

| TABLE 27-22: | SPI MODE | REQUIREMENTS |
|--------------|----------|--------------|
|--------------|----------|--------------|

| Param.<br>No. | Symbol                | Characteristic                                                        |          | Min.        | Typ.† | Max. | Units | Conditions |
|---------------|-----------------------|-----------------------------------------------------------------------|----------|-------------|-------|------|-------|------------|
| SP70*         | TssL2scH,<br>TssL2scL | $\overline{SS}\downarrow$ to SCK $\downarrow$ or SCK $\uparrow$ input |          | Тсү         | —     | —    | ns    |            |
| SP71*         | TscH                  | SCK input high time (Slave mod                                        | e)       | TCY + 20    | _     | _    | ns    |            |
| SP72*         | TscL                  | SCK input low time (Slave mode                                        | )        | TCY + 20    | —     | —    | ns    |            |
| SP73*         | TDIV2scH,<br>TDIV2scL | Setup time of SDI data input to SCK edge                              |          | 100         | —     | —    | ns    |            |
| SP74*         | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge                               |          | 100         | —     | —    | ns    |            |
| SP75*         | TDOR                  | SDO data output rise time                                             | 3.0-5.5V | —           | 10    | 25   | ns    |            |
|               |                       |                                                                       | 1.8-5.5V | —           | 25    | 50   | ns    |            |
| SP76*         | TDOF                  | SDO data output fall time                                             |          | —           | 10    | 25   | ns    |            |
| SP77*         | TssH2doZ              | SS <sup>↑</sup> to SDO output high-impedance                          |          | 10          | —     | 50   | ns    |            |
| SP78* T       | TscR                  | SCK output rise time                                                  | 3.0-5.5V | —           | 10    | 25   | ns    |            |
|               |                       | (Master mode)                                                         | 1.8-5.5V | —           | 25    | 50   | ns    |            |
| SP79*         | TscF                  | SCK output fall time (Master mo                                       | de)      | —           | 10    | 25   | ns    |            |
| SP80*         | TscH2doV,             | SCH2DOV, SDO data output valid after                                  | 3.0-5.5V | —           | —     | 50   | ns    |            |
|               | TscL2doV              | SCK edge                                                              | 1.8-5.5V | —           | —     | 145  | ns    |            |
| SP81*         | TDOV2scH,<br>TDOV2scL | SDO data output setup to SCK edge                                     |          | Тсу         | —     | —    | ns    |            |
| SP82*         | TssL2doV              | SDO data output valid after $\overline{SS}\downarrow$ edge            |          |             | _     | 50   | ns    |            |
| SP83*         | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                                   |          | 1.5Tcy + 40 | —     | —    | ns    |            |

\* These parameters are characterized but not tested.

# FIGURE 27-19: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS TIMING



<sup>†</sup> Data in "Typ." column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# THE MICROCHIP WEB SITE

Microchip provides online support via our web site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support