



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ST7                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 8MHz                                                                   |
| Connectivity               | SPI                                                                    |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 13                                                                     |
| Program Memory Size        | 1.5KB (1.5K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 128 x 8                                                                |
| RAM Size                   | 128 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.5V                                                            |
| Data Converters            | A/D 5x8b                                                               |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 20-VQFN Exposed Pad                                                    |
| Supplier Device Package    | 20-QFN (6x5)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st7flite09f0u6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## FLASH PROGRAM MEMORY (Cont'd)

### 4.5 Memory Protection

There are two different types of memory protection: Read Out Protection and Write/Erase Protection which can be applied individually.

### 4.5.1 Read out Protection

Readout protection, when selected provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller. Both program and data  $E^2$  memory are protected.

In flash devices, this protection is removed by reprogramming the option. In this case, both program and data  $E^2$  memory are automatically erased, and the device can be reprogrammed.

Read-out protection selection depends on the device type:

- In Flash devices it is enabled and removed through the FMP\_R bit in the option byte.
- In ROM devices it is enabled by mask option specified in the Option List.

### 4.5.2 Flash Write/Erase Protection

5/

Write/erase protection, when set, makes it impossible to both overwrite and erase program memory. It does not apply to  $E^2$  data. Its purpose is to provide advanced security to applications and prevent any change being made to the memory content.

**Warning**: Once set, Write/erase protection can never be removed. A write-protected flash device is no longer reprogrammable.

### Table 3. FLASH Register Map and Reset Values

Write/erase protection is enabled through the FMP\_W bit in the option byte.

### 4.6 Related Documentation

For details on Flash programming and ICC protocol, refer to the ST7 Flash Programming Reference Manual and to the ST7 ICC Protocol Reference Manual.

### 4.7 Register Description

#### FLASH CONTROL/STATUS REGISTER (FCSR) Read/Write

Reset Value: 000 0000 (00h) 1st RASS Key: 0101 0110 (56h) 2nd RASS Key: 1010 1110 (AEh)

| 7 |   |   |   |   |     |     | 0   |
|---|---|---|---|---|-----|-----|-----|
| 0 | 0 | 0 | 0 | 0 | OPT | LAT | PGM |

**Note:** This register is reserved for programming using ICP, IAP or other programming methods. It controls the XFlash programming and erasing operations.

When an EPB or another programming tool is used (in socket or ICP mode), the RASS keys are sent automatically.

| Address<br>(Hex.) | Register<br>Label   | 7 | 6 | 5 | 4 | 3 | 2        | 1        | 0        |
|-------------------|---------------------|---|---|---|---|---|----------|----------|----------|
| 002Fh             | FCSR<br>Reset Value | 0 | 0 | 0 | 0 | 0 | OPT<br>0 | LAT<br>0 | PGM<br>0 |

# **5 DATA EEPROM**

### **5.1 INTRODUCTION**

The Electrically Erasable Programmable Read Only Memory can be used as a non-volatile backup for storing data. Using the EEPROM requires a basic access protocol described in this chapter.

### **5.2 MAIN FEATURES**

- Up to 32 bytes programmed in the same cycle
- EEPROM mono-voltage (charge pump)
- Chained erase and programming cycles
- Internal control of the global programming cycle duration

Δ7/

- WAIT mode management
- Read-out protection



## Figure 7. EEPROM Block Diagram

## DATA EEPROM (Cont'd)

## Figure 9. Data E<sup>2</sup>PROM Write Operation



**Note:** If a programming cycle is interrupted (by RESET action), the integrity of the data in memory will not be guaranteed.





### POWER SAVING MODES (Cont'd)

### 9.3 WAIT MODE

WAIT mode places the MCU in a low power consumption mode by stopping the CPU.

This power saving mode is selected by calling the 'WFI' instruction.

All peripherals remain active. During WAIT mode, the I bit of the CC register is cleared, to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in WAIT mode until an interrupt or RESET occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine.

The MCU will remain in WAIT mode until a Reset or an Interrupt occurs, causing it to wake up.

Refer to Figure 24.

#### Figure 24. WAIT Mode Flow-chart



#### Note:

**1.** Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped.



## POWER SAVING MODES (Cont'd)

57

### 9.4.2.1 HALT Mode Recommendations

- Make sure that an external event is available to wake up the microcontroller from Halt mode.
- When using an external interrupt to wake up the microcontroller, reinitialize the corresponding I/O as "Input Pull-up with Interrupt" before executing the HALT instruction. The main reason for this is that the I/O may be wrongly configured due to external interference or by an unforeseen logical condition.
- For the same reason, reinitialize the level sensitiveness of each external interrupt as a precautionary measure.
- The opcode for the HALT instruction is 0x8E. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value 0x8E from memory. For example, avoid defining a constant in ROM with the value 0x8E.
- As the HALT instruction clears the I bit in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wake-up event (reset or external interrupt).

 reset the interrupt mask with the RIM instruction (in cases where a pin level change could occur)

### **Output Modes**

<u>(</u>ح)

The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value.

Two different output modes can be selected by software through the OR register: Output push-pull and open-drain.

DR register value and output pin status:

| DR | Push-pull       | Open-drain |
|----|-----------------|------------|
| 0  | V <sub>SS</sub> | Vss        |
| 1  | V <sub>DD</sub> | Floating   |

**Note:** When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.

### **10.2.2 Alternate Functions**

When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming under the following conditions:

- When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral).
- When the signal is going to an on-chip peripheral, the I/O pin must be configured in floating input mode. In this case, the pin state is also digitally readable by addressing the DR register.

### Notes:

- Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input.
- When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode.

## LITE TIMER (Cont'd)

## Figure 32. Watchdog Timing Diagram





## LITE TIMER (Cont'd)

### **11.1.6 Register Description**

## LITE TIMER CONTROL/STATUS REGISTER (LTCSR)

Read / Write

Reset Value: 0x00 0000 (x0h)

| 7    |     |    |      |     |      |      | 0    |
|------|-----|----|------|-----|------|------|------|
| ICIE | ICF | тв | TBIE | TBF | WDGR | WDGE | WDGD |

### Bit 7 = ICIE Interrupt Enable

This bit is set and cleared by software. 0: Input Capture (IC) interrupt disabled 1: Input Capture (IC) interrupt enabled

### Bit 6 = **ICF** Input Capture Flag

This bit is set by hardware and cleared by software by reading the LTICR register. Writing to this bit does not change the bit value.

0: No input capture

1: An input capture has occurred

**Note:** After an MCU reset, software must initialise the ICF bit by reading the LTICR register

### Bit 5 = **TB** Timebase period selection

This bit is set and cleared by software.

- 0: Timebase period =  $t_{OSC} * 8000 (1ms @ 8 MHz)$ 1: Timebase period =  $t_{OSC} * 16000 (2ms @ 8$
- 1: Timebase period = t<sub>OSC</sub> \* 16000 (2ms @ 8 MHz)

### Bit 4 = **TBIE** *Timebase Interrupt enable*

This bit is set and cleared by software.

- 0: Timebase (TB) interrupt disabled
- 1: Timebase (TB) interrupt enabled

### Bit 3 = **TBF** *Timebase Interrupt Flag*

This bit is set by hardware and cleared by software reading the LTCSR register. Writing to this bit has no effect.

### Table 13. Lite Timer Register Map and Reset Values

- 0: No counter overflow
- 1: A counter overflow has occurred

### Bit 2 = **WDGRF** Force Reset/ Reset Status Flag

This bit is used in two ways: it is set by software to force a watchdog reset. It is set by hardware when a watchdog reset occurs and cleared by hardware or by software. It is cleared by hardware only when an LVD reset occurs. It can be cleared by software after a read access to the LTCSR register.

- 0: No watchdog reset occurred.
- 1: Force a watchdog reset (write), or, a watchdog reset occurred (read).

### Bit 1 = WDGE Watchdog Enable

This bit is set and cleared by software.

0: Watchdog disabled

1: Watchdog enabled

### Bit 0 = WDGD Watchdog Reset Delay

This bit is set by software. It is cleared by hardware at the end of each t<sub>WDG</sub> period. 0: Watchdog reset not delayed 1: Watchdog reset delayed

LITE TIMER INPUT CAPTURE REGISTER

## (LTICR)

7

Read only

Reset Value: 0000 0000 (00h)

| C |   |  |
|---|---|--|
|   | Ľ |  |
| • |   |  |

| ICR7 | ICR6 | ICR5 | ICR4 | ICR3 | ICR2 | ICR1 | ICR0 |
|------|------|------|------|------|------|------|------|

### Bit 7:0 = ICR[7:0] Input Capture Value

These bits are read by software and cleared by hardware after a reset. If the ICF bit in the LTCSR is cleared, the value of the 8-bit up-counter will be captured when a rising or falling edge occurs on the LTIC pin.

| Address<br>(Hex.) | Register<br>Label | 7    | 6    | 5    | 4    | 3    | 2     | 1    | 0    |
|-------------------|-------------------|------|------|------|------|------|-------|------|------|
| 0B                | LTCSR             | ICIE | ICF  | ТВ   | TBIE | TBF  | WDGRF | WDGE | WDGD |
|                   | Reset Value       | 0    | x    | 0    | 0    | 0    | 0     | 0    | 0    |
| 0C                | LTICR             | ICR7 | ICR6 | ICR5 | ICR4 | ICR3 | ICR2  | ICR1 | ICR0 |
|                   | Reset Value       | 0    | 0    | 0    | 0    | 0    | 0     | 0    | 0    |



## 12-BIT AUTORELOAD TIMER (Cont'd)

### 11.2.3 Functional Description

### **PWM Mode**

This mode allows a Pulse Width Modulated signals to be generated on the PWM0 output pin with minimum core processing overhead. The PWM0 output signal can be enabled or disabled using the OE0 bit in the PWMCR register. When this bit is set the PWM I/O pin is configured as output pushpull alternate function.

**Note:** CMPF0 is available in PWM mode (see PWM0CSR description on page 57).

### **PWM Frequency and Duty Cycle**

The PWM signal frequency  $(f_{PWM})$  is controlled by the counter period and the ATR register value.

 $f_{PWM} = f_{COUNTER} / (4096 - ATR)$ 

Following the above formula, if  $f_{CPU}$  is 8 MHz, the maximum value of  $f_{PWM}$  is 4 Mhz (ATR register value = 4094), and the minimum value is 2 kHz (ATR register value = 0).

**Note:** The maximum value of ATR is 4094 because it must be lower than the DCR value which must be 4095 in this case.

At reset, the counter starts counting from 0.

Software must write the duty cycle value in the DCR0H and DCR0L preload registers. The DCR0H register must be written first. See caution below.

When a upcounter overflow occurs (OVF event), the ATR value is loaded in the upcounter, the preloaded Duty cycle value is transferred to the Duty Cycle register and the PWM0 signal is set to a high level. When the upcounter matches the DCRx value the PWM0 signals is set to a low level. To obtain a signal on the PWM0 pin, the contents of the DCR0 register must be greater than the contents of the ATR register.

The polarity bit can be used to invert the output signal.

The maximum available resolution for the PWM0 duty cycle is:

Resolution = 
$$1 / (4096 - ATR)$$

**Note**: To get the maximum resolution (1/4096), the ATR register must be 0. With this maximum resolution and assuming that DCR=ATR, a 0% or 100% duty cycle can be obtained by changing the polarity.

**Caution:** As soon as the DCR0H is written, the compare function is disabled and will start only when the DCR0L value is written. If the DCR0H write occurs just before the compare event, the signal on the PWM output may not be set to a low level. In this case, the DCRx register should be updated just after an OVF event. If the DCR and ATR values are close, then the DCRx register shouldbe updated just before an OVF event, in order not to miss a compare event and to have the right signal applied on the PWM output.

47/



### Figure 35. PWM Function

## 12-BIT AUTORELOAD TIMER (Cont'd)

### **11.2.6 Register Description**

### TIMER CONTROL STATUS REGISTER (ATC-SR)

Read / Write Reset Value: 0000 0000 (00h)

| 7 |  |
|---|--|
|   |  |
|   |  |
|   |  |

| ' |   |   |     |     |     |       |       |
|---|---|---|-----|-----|-----|-------|-------|
| 0 | 0 | 0 | CK1 | CK0 | OVF | OVFIE | CMPIE |

Bit 7:5 = Reserved, must be kept cleared.

### Bit 4:3 = CK[1:0] Counter Clock Selection.

These bits are set and cleared by software and cleared by hardware after a reset. They select the clock frequency of the counter.

| Counter Clock Selection                     | CK1 | СКО |
|---------------------------------------------|-----|-----|
| OFF                                         | 0   | 0   |
| f <sub>LTIMER</sub> (1 ms timebase @ 8 MHz) | 0   | 1   |
| f <sub>CPU</sub>                            | 1   | 0   |
| Reserved                                    | 1   | 1   |

### Bit 2 = **OVF** Overflow Flag.

This bit is set by hardware and cleared by software by reading the ATCSR register. It indicates the transition of the counter from FFFh to ATR value. 0: No counter overflow occurred

1: Counter overflow occurred

#### Caution:

When set, the OVF bit stays high for 1  $\rm f_{COUNTER}$  cycle, (up to 1ms depending on the clock selection).

Bit 1 = **OVFIE** Overflow Interrupt Enable.

This bit is read/write by software and cleared by hardware after a reset. 0: OVF interrupt disabled

1: OVF interrupt enabled

Bit 0 = **CMPIE** Compare Interrupt Enable. This bit is read/write by software and clear by hardware after a reset. It allows to mask the interrupt generation when CMPF bit is set. 0: CMPF interrupt disabled 1: CMPF interrupt enabled

### **COUNTER REGISTER HIGH (CNTRH)**

Read only

Λ

Reset Value: 0000 0000 (00h)

15

| 0 | 0 | 0 | 0 | CN11 | CN10 | CN9 | CN8 |
|---|---|---|---|------|------|-----|-----|

8

## **COUNTER REGISTER LOW (CNTRL)**

Read only

Reset Value: 0000 0000 (00h)

| 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| CN7 | CN6 | CN5 | CN4 | CN3 | CN2 | CN1 | CN0 |

Bits 15:12 = Reserved, must be kept cleared.

### Bits 11:0 = CNTR[11:0] Counter Value.

This 12-bit register is read by software and cleared by hardware after a reset. The counter is incremented continuously as soon as a counter clock is selected. To obtain the 12-bit value, software should read the counter value in two consecutive read operations. The CNTRH register can be incremented between the two reads, and in order to be accurate when  $f_{TIMER}=f_{CPU}$ , the software should take this into account when CNTRL and CNTRH are read. If CNTRL is close to its highest value, CNTRH could be incremented before it is read.

When a counter overflow occurs, the counter restarts from the value specified in the ATR register.

### 12-BIT AUTORELOAD TIMER (Cont'd)

## PWM OUTPUT CONTROL REGISTER (PWMCR)

Read/Write

Reset Value: 0000 0000 (00h)

| 7 |   |   |   |   |   |   | 0   |
|---|---|---|---|---|---|---|-----|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | OE0 |

### Table 14. Register Map and Reset Values

Bits 7:1 = Reserved, must be kept cleared.

Bit 0 = **OE0** *PWM0 Output enable*.

This bit is set and cleared by software.0: PWM0 output Alternate Function disabled (I/O pin free for general purpose I/O)

<u>/۲۸</u>

1: PWM0 output enabled

| Address<br>(Hex.) | Register<br>Label      | 7         | 6         | 5         | 4         | 3          | 2          | 1          | 0          |
|-------------------|------------------------|-----------|-----------|-----------|-----------|------------|------------|------------|------------|
| 0D                | ATCSR<br>Reset Value   | 0         | 0         | 0         | CK1<br>0  | CK0<br>0   | OVF<br>0   | OVFIE<br>0 | CMPIE<br>0 |
| 0E                | CNTRH<br>Reset Value   | 0         | 0         | 0         | 0         | CN11<br>0  | CN10<br>0  | CN9<br>0   | CN8<br>0   |
| 0F                | CNTRL<br>Reset Value   | CN7<br>0  | CN6<br>0  | CN5<br>0  | CN4<br>0  | CN3<br>0   | CN2<br>0   | CN1<br>0   | CN0<br>0   |
| 10                | ATRH<br>Reset Value    | 0         | 0         | 0         | 0         | ATR11<br>0 | ATR10<br>0 | ATR9<br>0  | ATR8<br>0  |
| 11                | ATRL<br>Reset Value    | ATR7<br>0 | ATR6<br>0 | ATR5<br>0 | ATR4<br>0 | ATR3<br>0  | ATR2<br>0  | ATR1<br>0  | ATR0<br>0  |
| 12                | PWMCR<br>Reset Value   | 0         | 0         | 0         | 0         | 0          | 0          | 0          | OE0<br>0   |
| 13                | PWM0CSR<br>Reset Value | 0         | 0         | 0         | 0         | 0          | 0          | OP<br>0    | CMPF0<br>0 |
| 17                | DCR0H<br>Reset Value   | 0         | 0         | 0         | 0         | DCR11<br>0 | DCR10<br>0 | DCR9<br>0  | DCR8<br>0  |
| 18                | DCR0L<br>Reset Value   | DCR7<br>0 | DCR6<br>0 | DCR5<br>0 | DCR4<br>0 | DCR3<br>0  | DCR2<br>0  | DCR1<br>0  | DCR0<br>0  |

## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 11.3.3.1 Functional Description

A basic example of interconnections between a single master and a single slave is illustrated in Figure 38.

The MOSI pins are connected together and the MISO pins are connected together. In this way data is transferred serially between master and slave (most significant bit first).

The communication is always initiated by the master. When the master device transmits data to a slave device via MOSI pin, the slave device re-

Figure 38. Single Master/ Single Slave Application

sponds by sending data to the master device via the MISO pin. This implies full duplex communication with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin).

To use a single data line, the MISO and MOSI pins must be connected at each node (in this case only simplex communication is possible).

Four possible data/clock timing relationships may be chosen (see Figure 41) but master and slave must be programmed with the same timing mode.

47/



## SERIAL PERIPHERAL INTERFACE (Cont'd)

## 11.3.3.2 Slave Select Management

As an alternative to using the  $\overline{SS}$  pin to control the Slave Select signal, the application can choose to manage the Slave Select signal by software. This is configured by the SSM bit in the SPICSR register (see Figure 40)

In software management, the external  $\overline{SS}$  pin is free for other application uses and the internal  $\overline{SS}$ signal level is driven by writing to the SSI bit in the SPICSR register.

### In Master mode:

5/

- SS internal must be held high continuously

### In Slave Mode:

There are two cases depending on the data/clock timing relationship (see Figure 39):

- If CPHA=1 (data latched on 2nd clock edge):
  - $\overline{SS}$  internal must be held low during the entire transmission. This implies that in single slave applications the  $\overline{SS}$  pin either can be tied to  $V_{SS}$ , or made free for standard I/O by managing the  $\overline{SS}$  function by software (SSM= 1 and SSI=0 in the in the SPICSR register)

If CPHA=0 (data latched on 1st clock edge):

 $-\overline{SS}$  internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If SS is not pulled high, a Write Collision error will occur when the slave writes to the shift register (see Section 11.3.5.3).



### Figure 40. Hardware/Software Slave Select Management



## SERIAL PERIPHERAL INTERFACE (Cont'd)

### 11.3.4 Clock Phase and Clock Polarity

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (See Figure 41).

**Note:** The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0).

The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge

Figure 41, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device.

**Note**: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.



### Figure 41. Data Clock Timing Diagram

<u>/</u>۲/

## 11.4 8-BIT A/D CONVERTER (ADC)

### 11.4.1 Introduction

The on-chip Analog to Digital Converter (ADC) peripheral is a 8-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 5 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 5 different sources.

The result of the conversion is stored in a 8-bit Data Register. The A/D converter is controlled through a Control/Status Register.

#### 11.4.2 Main Features

- 8-bit conversion
- Up to 5 channels with multiplexed input
- Linear successive approximation
- Dual input range
  - 0 to V<sub>DD</sub> or
  - 0V to 250mV
- Data register (DR) which contains the results
- Conversion complete status flag
- On/off bit (to reduce consumption)
- Fixed gain operational amplifier (x8) (not available on ST7LITES5 devices)

### **11.4.3 Functional Description**

#### 11.4.3.1 Analog Power Supply

The block diagram is shown in Figure 44.

 $V_{DD}$  and  $V_{SS}$  are the high and low level reference voltage pins.

Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines.

For more details, refer to the Electrical characteristics section.

#### 11.4.3.2 Input Voltage Amplifier

The input voltage can be amplified by a factor of 8 by enabling the AMPSEL bit in the ADAMP register.

When the amplifier is enabled, the input range is 0V to 250 mV.

For example, if  $V_{DD} = 5V$ , then the ADC can convert voltages in the range 0V to 250mV with an ideal resolution of 2.4mV (equivalent to 11-bit resolution with reference to a  $V_{SS}$  to  $V_{DD}$  range).

For more details, refer to the Electrical characteristics section.

**Note:** The amplifier is switched on by the ADON bit in the ADCCSR register, so no additional startup time is required when the amplifier is selected by the AMPSEL bit.

## **OPERATING CONDITIONS** (Cont'd)

### 13.3.4.2 Devices with '''6'' order code suffix (tested for $T_A$ = -40 to +85°C) @ $V_{DD}$ = 2.7 to 3.3V

| Symbol              | Parameter                                         | Conditions                                                            | Min | Тур               | Мах              | Unit |
|---------------------|---------------------------------------------------|-----------------------------------------------------------------------|-----|-------------------|------------------|------|
| <u>د</u> 1)         | Internal RC oscillator fre-                       | RCCR = FF (reset value), T <sub>A</sub> =25°C, V <sub>DD</sub> = 3.0V |     | 560               |                  |      |
| IRC /               | quency                                            | RCCR=RCCR1 <sup>2)</sup> , T <sub>A</sub> =25°C, V <sub>DD</sub> = 3V |     | 700               |                  | KHZ  |
|                     | Accuracy of Internal RC                           | T <sub>A</sub> =25°C,V <sub>DD</sub> =3V                              | -2  |                   | +2               | %    |
| ACC <sub>RC</sub>   | oscillator when calibrated                        | T <sub>A</sub> =25°C,V <sub>DD</sub> =2.7 to 3.3V                     | -25 |                   | +25              | %    |
|                     | with RCCR=RCCR1 <sup>2)3)</sup>                   | $T_A$ =-40 to +85°C, $V_{DD}$ =3V                                     | -15 |                   | 15               | %    |
| I <sub>DD(RC)</sub> | RC oscillator current con-<br>sumption            | T <sub>A</sub> =25°C,V <sub>DD</sub> =3V                              |     | 700 <sup>3)</sup> |                  | μA   |
| t <sub>su(RC)</sub> | RC oscillator setup time                          | T <sub>A</sub> =25°C,V <sub>DD</sub> =3V                              |     |                   | 10 <sup>2)</sup> | μs   |
| f <sub>PLL</sub>    | x4 PLL input clock                                |                                                                       |     | 0.7 <sup>3)</sup> |                  | MHz  |
| t <sub>LOCK</sub>   | PLL Lock time <sup>5)</sup>                       |                                                                       |     | 2                 |                  | ms   |
| t <sub>STAB</sub>   | PLL Stabilization time <sup>5)</sup>              |                                                                       |     | 4                 |                  | ms   |
| 100                 |                                                   | $f_{RC} = 1MHz@T_A=25°C, V_{DD}=2.7 \text{ to } 3.3V$                 |     | 0.1 <sup>4)</sup> |                  | %    |
| ACCPLL              | X4 PLL Accuracy                                   | $f_{RC} = 1MHz@T_A=40$ to +85°C, $V_{DD}=3V$                          |     | 0.1 <sup>4)</sup> |                  | %    |
| t <sub>w(JIT)</sub> | PLL jitter period                                 | f <sub>RC</sub> = 1MHz                                                |     | 8 <sup>6)</sup>   |                  | kHz  |
| JIT <sub>PLL</sub>  | PLL jitter (∆f <sub>CPU</sub> /f <sub>CPU</sub> ) |                                                                       |     | 1 <sup>6)</sup>   |                  | %    |
| IDD(PLL)            | PLL current consumption                           | T <sub>A</sub> =25°C                                                  |     | 190 <sup>3)</sup> |                  | μA   |

#### Notes:

1. If the RC oscillator clock is selected, to improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the  $V_{DD}$  and  $V_{SS}$  pins as close as possible to the ST7 device.

2. See "INTERNAL RC OSCILLATOR ADJUSTMENT" on page 24.

 $\ensuremath{\textbf{3.}}$  Data based on characterization results, not tested in production

4. Averaged over a 4ms period. After the LOCKED bit is set, a period of t<sub>STAB</sub> is required to reach ACC<sub>PLL</sub> accuracy

5. After the LOCKED bit is set ACC<sub>PLL</sub> is max. 10% until t<sub>STAB</sub> has elapsed. See Figure 13 on page 25.

6. Guaranteed by design.



## I/O PORT PIN CHARACTERISTICS (Cont'd)

## Figure 64. Typical $V_{OL}$ at $V_{DD}$ =3.3V (standard)



## Figure 65. Typical $V_{OL}$ at $V_{DD}$ =5V (standard)



57

Figure 66. Typical V<sub>OL</sub> at V<sub>DD</sub>=5V (high-sink)



Figure 67. Typical V<sub>OL</sub> at V<sub>DD</sub>=3V (high-sink)







# Figure 74. Typical $V_{OL}$ vs. $V_{DD}$ (high-sink I/Os)



Figure 75. Typical V<sub>DD</sub>-V<sub>OH</sub> vs. V<sub>DD</sub>

57



## **13.11 8-BIT ADC CHARACTERISTICS**

| T <sub>Δ</sub> = -40°C to 85°C. | unless | otherwise | specified |
|---------------------------------|--------|-----------|-----------|
|---------------------------------|--------|-----------|-----------|

| Symbol              | Parameter                                                 | Conditions          | Min             | Тур  | Max              | Unit   |
|---------------------|-----------------------------------------------------------|---------------------|-----------------|------|------------------|--------|
| f <sub>ADC</sub>    | ADC clock frequency                                       |                     |                 |      | 4                | MHz    |
| V <sub>AIN</sub>    | Conversion voltage range                                  |                     | V <sub>SS</sub> |      | V <sub>DD</sub>  | V      |
| R <sub>AIN</sub>    | External input resistor                                   |                     |                 |      | 10 <sup>1)</sup> | kΩ     |
| C <sub>ADC</sub>    | Internal sample and hold capacitor                        | V <sub>DD</sub> =5V |                 | 3    |                  | pF     |
| t <sub>STAB</sub>   | Stabilization time after ADC enable                       |                     |                 | 0 2) |                  |        |
| t <sub>CONV</sub>   | Conversion time (t <sub>SAMPLE</sub> +t <sub>HOLD</sub> ) |                     |                 | 3    |                  | μs     |
| t <sub>SAMPLE</sub> | Sample capacitor loading time                             |                     | 4               |      |                  | 1 /f   |
| t <sub>HOLD</sub>   | Hold conversion time                                      |                     | 8               |      |                  | 1/1ADC |

#### Notes:

1. Unless otherwise specified, typical data are based on  $T_A=25^{\circ}C$  and  $V_{DD}-V_{SS}=5V$ . They are given only as design guide-lines and are not tested.

2. Data based on characterization results, not tested in production.

3. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than  $10k\Omega$ ). Data based on characterization results, not tested in production.

4. The stabilization time of the AD converter is masked by the first  $t_{LOAD}$ . The first conversion after the enable is then always valid.

### Figure 81. Typical Application with ADC



### Figure 89. Ordering information scheme

**\$7** 

| Example:                                                                                      | ST7             | F       | LITES5 | Y | 0 | М        | 6 | TR |  |
|-----------------------------------------------------------------------------------------------|-----------------|---------|--------|---|---|----------|---|----|--|
| Family                                                                                        |                 |         |        |   |   |          |   |    |  |
| ST7 Microcontroller Family                                                                    |                 |         |        |   |   |          |   |    |  |
| Memory type                                                                                   |                 |         |        |   |   |          |   |    |  |
| F: Flash                                                                                      |                 |         |        |   |   |          |   |    |  |
| P: FASTROM                                                                                    |                 |         |        |   |   |          |   |    |  |
|                                                                                               |                 |         |        |   |   |          |   |    |  |
| Sub-family                                                                                    |                 |         |        |   |   |          |   |    |  |
| LITES2, LITES5, LITE02, LIT                                                                   | E05 or LITE09   |         |        |   |   |          |   |    |  |
| No. of pins                                                                                   |                 |         |        |   |   |          |   |    |  |
| Y = 16                                                                                        |                 |         |        |   |   |          |   |    |  |
| Momory sizo                                                                                   |                 |         |        |   |   |          |   |    |  |
| Memory Size                                                                                   |                 |         |        |   |   |          |   |    |  |
| 0 = 1K (LITESx versions) or                                                                   | 1.5K (LITE0x ve | ersions | 5)     |   |   |          |   |    |  |
| Package                                                                                       |                 |         |        |   |   |          |   |    |  |
|                                                                                               |                 |         |        |   |   | <b>I</b> |   |    |  |
| M = SO                                                                                        |                 |         |        |   |   |          |   |    |  |
| U = QFN                                                                                       |                 |         |        |   |   |          |   |    |  |
| Temperature range                                                                             |                 |         |        |   |   |          |   |    |  |
|                                                                                               |                 |         |        |   |   |          |   |    |  |
| 6 = -40 °C to 85 °C                                                                           |                 |         |        |   |   |          |   |    |  |
| Shipping Option                                                                               |                 |         |        |   |   |          |   |    |  |
| TR = Tape & Reel packing                                                                      |                 |         |        |   |   |          |   |    |  |
| Blank = Tube (DIP16 or SO1                                                                    | 6) or Tray (QFN | 20)     |        |   |   |          |   |    |  |
|                                                                                               |                 |         |        |   |   |          |   |    |  |
| For a list of available options (e.g. data EEPROM, package) and orderable part numbers or for |                 |         |        |   |   |          |   |    |  |

further information on any aspect of this device, please contact the ST Sales Office nearest to you.