



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I²C, SPI, UART/USART                                                     |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 24                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 11x10b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 28-VQFN Exposed Pad                                                      |
| Supplier Device Package    | 28-QFN (6x6)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f883-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.3 PCL and PCLATH

The Program Counter (PC) is 13 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 2-7 shows the two situations for the loading of the PC. The upper example in Figure 2-7 shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in Figure 2-7 shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

FIGURE 2-7: LOADING OF PC IN DIFFERENT SITUATIONS



## 2.3.1 MODIFYING PCL

Executing any instruction with the PCL register as the destination simultaneously causes the Program Counter PC<12:8> bits (PCH) to be replaced by the contents of the PCLATH register. This allows the entire contents of the program counter to be changed by writing the desired upper five bits to the PCLATH register. When the lower eight bits are written to the PCL register, all 13 bits of the program counter will change to the values contained in the PCLATH register.

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). Care should be exercised when jumping into a look-up table or program branch table (computed GOTO) by modifying the PCL register. Assuming that PCLATH is set to the table start address, if the table length is greater than 255 instructions or if the lower eight bits of the memory address rolls over from 0xFF to 0x00 in the middle of the table, then PCLATH must be incremented for each address rollover that occurs between the table beginning and the target location within the table.

For more information refer to Application Note AN556, "*Implementing a Table Read*" (DS00556).

## 2.3.2 STACK

The PIC16F882/883/884/886/887 devices have an 8-level x 13-bit wide hardware stack (see Figures 2-2 and 2-3). The stack space is not part of either program or data space and the Stack Pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).



2: There are no instructions minemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

## 2.4 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the File Select Register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a no operation (although Status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR and the IRP bit of the STATUS register, as shown in Figure 2-8.

A simple program to clear RAM location 20h-2Fh using indirect addressing is shown in Example 2-1.

|          | MOVLW | 0x20  | ;initialize pointer  |  |
|----------|-------|-------|----------------------|--|
|          | MOVWF | FSR   | , LO RAM             |  |
| NEXT     | CLRF  | INDF  | ;clear INDF register |  |
|          | INCF  | FSR   | ;inc pointer         |  |
|          | BTFSS | FSR,4 | ;all done?           |  |
|          | GOTO  | NEXT  | ;no clear next       |  |
| CONTINUE |       |       | ;yes continue        |  |
| 1        |       |       |                      |  |

## 3.3 PORTB and TRISB Registers

PORTB is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISB (Register 3-6). Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 3-3 shows how to initialize PORTB.

Reading the PORTB register (Register 3-5) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch.

The TRISB register (Register 3-6) controls the PORTB pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISB register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'. Example 3-3 shows how to initialize PORTB.

#### EXAMPLE 3-3: INITIALIZING PORTB

| BANKSEL | PORTB       | ;                       |
|---------|-------------|-------------------------|
| CLRF    | PORTB       | ;Init PORTB             |
| BANKSEL | TRISB       | ;                       |
| MOVLW   | B`11110000' | ;Set RB<7:4> as inputs  |
|         |             | ;and RB<3:0> as outputs |
| MOVWF   | TRISB       | ;                       |

Note: The ANSELH register must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'.

## 3.4 Additional PORTB Pin Functions

PORTB pins RB<7:0> on the device family device have an interrupt-on-change option and a weak pull-up option. The following three sections describe these PORTB pin functions.

Every PORTB pin on this device family has an interrupt-on-change option and a weak pull-up option.

#### 3.4.1 ANSELH REGISTER

The ANSELH register (Register 3-4) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELH bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELH bits has no affect on digital output functions. A pin with TRIS clear and ANSELH set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

#### 3.4.2 WEAK PULL-UPS

Each of the PORTB pins has an individually configurable internal weak pull-up. Control bits WPUB<7:0> enable or disable each pull-up (see Register 3-7). Each weak pull-up is automatically turned off when the port pin is configured as an output. All pull-ups are disabled on a Power-on Reset by the RBPU bit of the OPTION register.

#### 3.4.3 INTERRUPT-ON-CHANGE

All of the PORTB pins are individually configurable as an interrupt-on-change pin. Control bits IOCB<7:0> enable or disable the interrupt function for each pin. Refer to Register 3-8. The interrupt-on-change feature is disabled on a Power-on Reset.

For enabled interrupt-on-change pins, the present value is compared with the old value latched on the last read of PORTB to determine which bits have changed or mismatched the old value. The 'mismatch' outputs of the last read are OR'd together to set the PORTB Change Interrupt flag bit (RBIF) in the INTCON register.

This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, clears the interrupt by:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear the flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading or writing PORTB will end the mismatch condition and allow flag bit RBIF to be cleared. The latch holding the last read value is not affected by a MCLR nor Brown-out Reset. After these Resets, the RBIF flag will continue to be set if a mismatch is present.

Note: If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RBIF interrupt flag may not get set. Furthermore, since a read or write on a port affects all bits of that port, care must be taken when using multiple pins in Interrupt-on-Change mode. Changes on one pin may not be seen while servicing changes on another pin.

| 00                                | R/W-1 | R/W-1                                       | R/W-1                                                         | R/W-1                                                                                                         | R/W-1                                                                                                                                      | R/W-1                                                                                                                                                                                            |  |
|-----------------------------------|-------|---------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                   | ANS13 | ANS12                                       | ANS11                                                         | ANS10                                                                                                         | ANS9                                                                                                                                       | ANS8                                                                                                                                                                                             |  |
|                                   |       |                                             |                                                               |                                                                                                               |                                                                                                                                            | bit 0                                                                                                                                                                                            |  |
|                                   |       |                                             |                                                               |                                                                                                               |                                                                                                                                            |                                                                                                                                                                                                  |  |
|                                   |       |                                             |                                                               |                                                                                                               |                                                                                                                                            |                                                                                                                                                                                                  |  |
| R = Readable bit W = Writable bit |       |                                             | U = Unimplemented bit, read as '0'                            |                                                                                                               |                                                                                                                                            |                                                                                                                                                                                                  |  |
| '1' = Bit is set                  |       |                                             | '0' = Bit is cleared x = Bit is unknown                       |                                                                                                               |                                                                                                                                            | nown                                                                                                                                                                                             |  |
|                                   |       | — ANS13<br>W = Writable<br>'1' = Bit is set | ANS13     ANS12       W = Writable bit       '1' = Bit is set | ANS13     ANS12     ANS11       W = Writable bit     U = Unimpler       '1' = Bit is set     '0' = Bit is cle | ANS13     ANS12     ANS11     ANS10       W = Writable bit     U = Unimplemented bit, read       '1' = Bit is set     '0' = Bit is cleared | ANS13       ANS12       ANS11       ANS10       ANS9         W = Writable bit       U = Unimplemented bit, read as '0'         '1' = Bit is set       '0' = Bit is cleared       x = Bit is unkr |  |

## REGISTER 3-4: ANSELH: ANALOG SELECT HIGH REGISTER

bit 7-6 Unimplemented: Read as '0' bit 5-0 ANS<13:8>: Analog Select bits Analog select between analog or digital function on pins AN<13:8>, respectively. 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. 0 = Digital I/O. Pin is assigned to port or special function.

**Note 1:** Setting a pin to an analog input automatically disables the digital input circuitry, weak pull-ups, and interrupt-on-change if available. The corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### REGISTER 3-5: PORTB: PORTB REGISTER

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| RB7   | RB6   | RB5   | RB4   | RB3   | RB2   | RB1   | RB0   |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **RB<7:0>**: PORTB I/O Pin bit 1 = Port pin is > VIH 0 = Port pin is < VIL

#### REGISTER 3-6: TRISB: PORTB TRI-STATE REGISTER

| R/W-1  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 7-0 TRISB<7:0>: PORTB Tri-State Control bit

1 = PORTB pin configured as an input (tri-stated)

0 = PORTB pin configured as an output

© 2006-2015 Microchip Technology Inc.

| R/W-1   | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| WPUB7   | WPUB6 | WPUB5 | WPUB4 | WPUB3 | WPUB2 | WPUB1 | WPUB0 |
| bit 7   |       |       |       |       |       |       | bit 0 |
|         |       |       |       |       |       |       |       |
| Legend: |       |       |       |       |       |       |       |

#### REGISTER 3-7: WPUB: WEAK PULL-UP PORTB REGISTER

Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

bit 7-0 WPUB<7:0>: Weak Pull-up Register bit

- 1 = Pull-up enabled
- 0 = Pull-up disabled

Note 1: Global RBPU bit of the OPTION register must be cleared for individual pull-ups to be enabled.

2: The weak pull-up device is automatically disabled if the pin is in configured as an output.

## REGISTER 3-8: IOCB: INTERRUPT-ON-CHANGE PORTB REGISTER

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IOCB7 | IOCB6 | IOCB5 | IOCB4 | IOCB3 | IOCB2 | IOCB1 | IOCB0 |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 IOCB<7:0>: Interrupt-on-Change PORTB Control bit

1 = Interrupt-on-change enabled

0 = Interrupt-on-change disabled

#### 4.5.3 LFINTOSC

The Low-Frequency Internal Oscillator (LFINTOSC) is an uncalibrated 31 kHz internal clock source.

The output of the LFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). Select 31 kHz, via software, using the IRCF<2:0> bits of the OSCCON register. See **Section 4.5.4** "**Frequency Select Bits (IRCF)**" for more information. The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM).

The LFINTOSC is enabled by selecting 31 kHz (IRCF<2:0> bits of the OSCCON register = 000) as the system clock source (SCS bit of the OSCCON register = 1), or when any of the following are enabled:

- Two-Speed Start-up IESO bit of the Configuration Word Register 1 = 1 and IRCF<2:0> bits of the OSCCON register = 000
- Power-up Timer (PWRT)
- Watchdog Timer (WDT)
- Fail-Safe Clock Monitor (FSCM)

The LF Internal Oscillator (LTS) bit of the OSCCON register indicates whether the LFINTOSC is stable or not.

#### 4.5.4 FREQUENCY SELECT BITS (IRCF)

The output of the 8 MHz HFINTOSC and 31 kHz LFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). The Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register select the frequency output of the internal oscillators. One of eight frequencies can be selected via software:

- 8 MHz
- 4 MHz (Default after Reset)
- 2 MHz
- 1 MHz
- 500 kHz
- 250 kHz
- 125 kHz
- 31 kHz (LFINTOSC)

| Note: | Following any Reset, the IRCF<2:0> bits  |  |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|--|
|       | of the OSCCON register are set to '110'  |  |  |  |  |  |  |  |
|       | and the frequency selection is set to    |  |  |  |  |  |  |  |
|       | 4 MHz. The user can modify the IRCF bits |  |  |  |  |  |  |  |
|       | to select a different frequency.         |  |  |  |  |  |  |  |

#### 4.5.5 HFINTOSC AND LFINTOSC CLOCK SWITCH TIMING

When switching between the LFINTOSC and the HFINTOSC, the new oscillator may already be shut down to save power (see Figure 4-6). If this is the case, there is a delay after the IRCF<2:0> bits of the OSCCON register are modified before the frequency selection takes place. The LTS and HTS bits of the OSCCON register will reflect the current active status of the LFINTOSC and HFINTOSC oscillators. The timing of a frequency selection is as follows:

- 1. IRCF<2:0> bits of the OSCCON register are modified.
- 2. If the new clock is shut down, a clock start-up delay is started.
- 3. Clock switch circuitry waits for a falling edge of the current clock.
- 4. CLKOUT is held low and the clock switch circuitry waits for a rising edge in the new clock.
- CLKOUT is now connected with the new clock. LTS and HTS bits of the OSCCON register are updated as required.
- 6. Clock switch is complete.

See Figure 4-1 for more details.

If the internal oscillator speed selected is between 8 MHz and 125 kHz, there is no start-up delay before the new frequency is selected. This is because the old and new frequencies are derived from the HFINTOSC via the postscaler and multiplexer.

Start-up delay specifications are located in the oscillator tables of **Section 17.0** "**Electrical Specifications**".

## 6.7 Timer1 Interrupt

The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIR1 register is set. To enable the interrupt on rollover, you must set these bits:

- Timer1 interrupt enable bit of the PIE1 register
- PEIE bit of the INTCON register
- GIE bit of the INTCON register

The interrupt is cleared by clearing the TMR1IF bit in the Interrupt Service Routine.

Note: The TMR1H:TTMR1L register pair and the TMR1IF bit should be cleared before enabling interrupts.

## 6.8 Timer1 Operation During Sleep

Timer1 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- TMR1ON bit of the T1CON register must be set
- TMR1IE bit of the PIE1 register must be set
- · PEIE bit of the INTCON register must be set

The device will wake-up on an overflow and execute the next instruction. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine (0004h).

## 6.9 ECCP Capture/Compare Time Base

The ECCP module uses the TMR1H:TMR1L register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMR1H:TMR1L register pair is copied into the CCPRxH:CCPRxL register pair on a configured event.

In Compare mode, an event is triggered when the value CCPRxH:CCPRxL register pair matches the value in the TMR1H:TMR1L register pair. This event can be a Special Event Trigger.

See Section 11.0 "Capture/Compare/PWM Modules (CCP1 and CCP2)" for more information.

## 6.10 ECCP Special Event Trigger

If an ECCP is configured to trigger a special event, the trigger will clear the TMR1H:TMR1L register pair. This special event does not cause a Timer1 interrupt. The ECCP module may still be configured to generate a ECCP interrupt.

In this mode of operation, the CCPRxH:CCPRxL register pair effectively becomes the period register for Timer1.

Timer1 should be synchronized to the Fosc to utilize the Special Event Trigger. Asynchronous operation of Timer1 can cause a Special Event Trigger to be missed.

In the event that a write to TMR1H or TMR1L coincides with a Special Event Trigger from the ECCP, the write will take precedence.

For more information, see Section 11.0 "Capture/ Compare/PWM Modules (CCP1 and CCP2)".

## 6.11 Comparator Synchronization

The same clock used to increment Timer1 can also be used to synchronize the comparator output. This feature is enabled in the Comparator module.

When using the comparator for Timer1 gate, the comparator output should be synchronized to Timer1. This ensures Timer1 does not miss an increment if the comparator changes.

For more information, see **Section 8.0 "Comparator Module**".



#### FIGURE 6-2: TIMER1 INCREMENTING EDGE

## 6.12 Timer1 Control Register

The Timer1 Control register (T1CON), shown in Register 6-1, is used to control Timer1 and select the various features of the Timer1 module.

## **REGISTER DEFINITIONS: TIMER1 CONTROL**

## REGISTER 6-1: T1CON: TIMER1 CONTROL REGISTER

| R/W-0                 | R/W-0                 | R/W-0   | R/W-0   | R/W-0   | R/W-0  | R/W-0  | R/W-0  |  |
|-----------------------|-----------------------|---------|---------|---------|--------|--------|--------|--|
| T1GINV <sup>(1)</sup> | TMR1GE <sup>(2)</sup> | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N |  |
| bit 7 bit C           |                       |         |         |         |        |        |        |  |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 7   | T1GINV: Timer1 Gate Invert bit <sup>(1)</sup>                                                                                                                                          |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = Timer1 gate is active-high (Timer1 counts when gate is high)</li> <li>0 = Timer1 gate is active-low (Timer1 counts when gate is low)</li> </ul>                           |
| bit 6   | TMR1GE: Timer1 Gate Enable bit <sup>(2)</sup>                                                                                                                                          |
|         | <u>If TMR1ON = 0:</u><br>This bit is ignored<br><u>If TMR1ON = 1:</u><br>1 = Timer1 counting is controlled by the Timer1 Gate function<br>0 = Timer1 is always counting                |
| bit 5-4 | T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits                                                                                                                                   |
|         | 11 = 1:8 Prescale Value<br>10 = 1:4 Prescale Value<br>01 = 1:2 Prescale Value<br>00 = 1:1 Prescale Value                                                                               |
| bit 3   | T1OSCEN: LP Oscillator Enable Control bit                                                                                                                                              |
|         | <ul> <li>1 = LP oscillator is enabled for Timer1 clock</li> <li>0 = LP oscillator is off</li> </ul>                                                                                    |
| bit 2   | T1SYNC: Timer1 External Clock Input Synchronization Control bit                                                                                                                        |
|         | <u>TMR1CS = 1:</u><br>1 = Do not synchronize external clock input<br>0 = Synchronize external clock input<br><u>TMR1CS = 0:</u><br>This bit is ignored. Timer1 uses the internal clock |
| bit 1   | TMR1CS: Timer1 Clock Source Select bit                                                                                                                                                 |
|         | <ul><li>1 = External clock from T1CKI pin (on the rising edge)</li><li>0 = Internal clock (Fosc/4)</li></ul>                                                                           |
| bit 0   | TMR1ON: Timer1 On bit                                                                                                                                                                  |
|         | <ul><li>1 = Enables Timer1</li><li>0 = Stops Timer1</li></ul>                                                                                                                          |
| Note 1: | T1GINV bit inverts the Timer1 gate logic, regardless of source.                                                                                                                        |

2: TMR1GE bit must be set to use either T1G pin or C2OUT, as selected by the T1GSS bit of the CM2CON1 register, as a Timer1 gate source.

| Name    | Bit 7                                                                          | Bit 6  | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|--------------------------------------------------------------------------------|--------|---------|---------|---------|--------|--------|--------|---------------------|
| CM2CON1 | MC1OUT                                                                         | MC2OUT | C1RSEL  | C2RSEL  | —       | —      | T1GSS  | C2SYNC | 92                  |
| INTCON  | GIE                                                                            | PEIE   | TOIE    | INTE    | RBIE    | T0IF   | INTF   | RBIF   | 32                  |
| PIE1    | _                                                                              | ADIE   | RCIE    | TXIE    | SSPIE   | CCP1IE | TMR2IE | TMR1IE | 33                  |
| PIR1    | —                                                                              | ADIF   | RCIF    | TXIF    | SSPIF   | CCP1IF | TMR2IF | TMR1IF | 35                  |
| TMR1H   | R1H Holding Register for the Most Significant Byte of the 16-bit TMR1 Register |        |         |         |         |        |        |        | 78                  |
| TMR1L   | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register    |        |         |         |         |        |        |        | 78                  |
| T1CON   | T1GINV                                                                         | TMR1GE | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 81                  |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.

## REGISTER 13-2: SSPCON: SSP CONTROL REGISTER 1

| R/W-0             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W-0                                                                                                                                                                                                                                                                                                                                 | R/W-0                                                                                                                                                                                                     | R/W-0                                                                                                                       | R/W-0                                                                                                    | R/W-0                                                                               | R/W-0                                                                              |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| WCOL              | SSPOV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SSPEN                                                                                                                                                                                                                                                                                                                                 | СКР                                                                                                                                                                                                       | SSPM3                                                                                                                       | SSPM2                                                                                                    | SSPM1                                                                               | SSPM0                                                                              |
| bit 7             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                           |                                                                                                                             |                                                                                                          |                                                                                     | bit 0                                                                              |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                           |                                                                                                                             |                                                                                                          |                                                                                     |                                                                                    |
| Legend:           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                           |                                                                                                                             |                                                                                                          |                                                                                     |                                                                                    |
| R = Readable bit  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | W = Writable bit                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                           | U = Unimpleme                                                                                                               | ented bit, read as '0                                                                                    | ,                                                                                   |                                                                                    |
| -n = Value at POR |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | '1' = Bit is set                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                           | '0' = Bit is clear                                                                                                          | red                                                                                                      | x = Bit is unknow                                                                   | vn                                                                                 |
| bit 7             | WCOL: Write Co<br><u>Master mode:</u><br>1 = A write to ti<br>0 = No collision<br><u>Slave mode:</u><br>1 = The SSPBU<br>0 = No collision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ollision Detect bit<br>he SSPBUF registe<br>n<br>JF register is written<br>n                                                                                                                                                                                                                                                          | er was attempte<br>while it is still tra                                                                                                                                                                  | d while the I <sup>2</sup> C cc<br>ansmitting the prev                                                                      | onditions were not v<br>ious word (must be c                                                             | alid for a transmis<br>cleared in software)                                         | sion to be started                                                                 |
| bit 6             | SSPOV: Receive<br>In SPI mode:<br>1 = A new byte<br>is lost. Ove<br>data, to avo<br>initiated by<br>0 = No overflow<br>In I <sup>2</sup> C mode:<br>1 = A byte is re-<br>mode (mus<br>0 = No overflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e Overflow Indicato<br>is received while the<br>rflow can only occur<br>bid setting overflow.<br>writing to the SSPB<br>w<br>eceived while the S<br>st be cleared in sof<br>w                                                                                                                                                         | or bit<br>e SSPBUF regis<br>r in Slave mode.<br>In Master mode<br>UF register (mu<br>SSPBUF registe<br>tware).                                                                                            | ster is still holding t<br>In Slave mode, tr<br>, the overflow bit is<br>st be cleared in sc<br>er is still holding tl      | he previous data. In<br>he user must read th<br>s not set since each<br>oftware).<br>he previous byte. S | case of overflow, tr<br>e SSPBUF, even if<br>new reception (and<br>SPOV is a "don't | ne data in SSPSR<br>i only transmitting<br>d transmission) is<br>care" in Transmit |
| bit 5             | <b>SSPEN:</b> Synchro<br>In both modes, w<br>In <u>SPI mode:</u><br>1 = Enables set0 = Disables set1 = Enables the0 = Disables set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | onous Serial Port I<br>when enabled, thes<br>rial port and configu-<br>erial port and confi-<br>e serial port and confi-<br>erial port and confi-                                                                                                                                                                                     | Enable bit<br>se pins must be<br>ires SCK, SDO,<br>gures these pin<br>figures the SDA<br>gures these pin                                                                                                  | properly configured SDI and $\overline{SS}$ as the sas I/O port pins and SCL pins as sas I/O port pins as sas I/O port pins | red as input or outp<br>e source of the seria<br>the source of the ser                                   | ut<br>al port pins<br>rial port pins                                                |                                                                                    |
| bit 4             | <b>CKP:</b> Clock Pola<br>In SPI mode:<br>1 = Idle state for 0 = Idle state for In I2C Slave mod SCK release coor 1 = Release clock 0 = Holds clock In I2C Master mu Unused in this m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | arity Select bit<br>clock is a high lev<br>clock is a low leve<br><u>de:</u><br>ntrol<br>ck<br>low (clock stretch).<br><u>ode:</u><br>node                                                                                                                                                                                            | el<br>I<br>(Used to ensu                                                                                                                                                                                  | re data setup time                                                                                                          | ə.)                                                                                                      |                                                                                     |                                                                                    |
| bit 3-0           | $\begin{array}{l} \text{SSPM<3:0>: Sy}\\ 0000 = \text{SPI Mas}\\ 0001 = \text{SPI Mas}\\ 0010 = \text{SPI Mas}\\ 0011 = \text{SPI Mas}\\ 0100 = \text{SPI Slav}\\ 0101 = \text{SPI Slav}\\ 0101 = \text{SPI Slav}\\ 0101 = \text{SPI Slav}\\ 0110 = \text{I}^2\text{C Slav}\\ 1000 = \text{I}^2\text{C Slav}\\ 1000 = \text{Reserve}\\ 1010 = \text{Reserve}\\ 1010 = \text{Reserve}\\ 1100 = \text{Reserve}\\ 1101 = \text{Reserve}\\ 1101 = \text{Reserve}\\ 1111 = \text{I}^2\text{C Slav}\\ 111 = \text{I}^2\text$ | nchronous Serial F<br>ster mode, clock =  <br>ster mode, clock =  <br>ster mode, clock =  <br>ster mode, clock = S<br>re mode, clock = S<br>re mode, clock = S<br>re mode, clock = S<br>re mode, clock = F<br>ask function<br>d<br>ware controlled Ma<br>d<br>d<br>re mode, 7-bit addr<br>re mode, 7-bit addr<br>re mode, 10-bit addr | Port Mode Sele<br>Fosc/4<br>Fosc/64<br>TMR2 output/2<br>CK pin, <u>SS</u> pin<br>CK pin, <u>SS</u> pin<br>ess<br>Irress<br>Fosc / (4 * (SSF<br>ster mode (Slav<br>ess with Start a<br>Irress with Start a | control enabled<br>control disabled,<br>PADD+1))<br>ve idle)<br>and Stop bit intern<br>and Stop bit intern                  | SS can be used as<br>upts enabled<br>rupts enabled                                                       | : I/O pin                                                                           |                                                                                    |

## 13.4.4.1 I<sup>2</sup>C<sup>™</sup> Master Mode Operation

The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released.

In Master Transmitter mode, serial data is output through SDA, while SCL outputs the serial clock. The first byte transmitted contains the slave address of the receiving device (7 bits) and the Read/Write (R/W) bit. In this case, the R/W bit will be logic '0'. Serial data is transmitted eight bits at a time. After each byte is transmitted, an Acknowledge bit is received. Start and Stop conditions are output to indicate the beginning and the end of a serial transfer.

In Master Receive mode, the first byte transmitted contains the slave address of the transmitting device (7 bits) and the R/W bit. In this case, the R/W bit will be logic '1'. Thus, the first byte transmitted is a 7-bit slave address followed by a '1' to indicate receive bit. Serial data is received via SDA, while SCL outputs the serial clock. Serial data is received eight bits at a time. After each byte is received, an Acknowledge bit is transmitted. Start and Stop conditions indicate the beginning and end of transmission.

The Baud Rate Generator used for the SPI mode operation is now used to set the SCL clock frequency for either 100 kHz, 400 kHz, or 1 MHz I<sup>2</sup>C operation. The Baud Rate Generator reload value is contained in the lower seven bits of the SSPADD register. The Baud Rate Generator will automatically begin counting on a write to the SSPBUF. Once the given operation is complete (i.e., transmission of the last data bit is followed by ACK), the internal clock will automatically stop counting and the SCL pin will remain in its last state. A typical transmit sequence would go as follows:

- a) The user generates a Start condition by setting the Start Enable (SEN) bit (SSPCON2 register).
- SSPIF is set. The MSSP module will wait the required start time before any other operation takes place.
- c) The user loads the SSPBUF with the address to transmit.
- d) Address is shifted out the SDA pin until all eight bits are transmitted.
- e) The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit (SSPCON2 register).
- f) The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF bit.
- g) The user loads the SSPBUF with eight bits of data.
- h) Data is shifted out the SDA pin until all eight bits are transmitted.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit (SSPCON2 register).
- j) The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF bit.
- k) The user generates a Stop condition by setting the Stop Enable bit PEN (SSPCON2 register).
- I) Interrupt is generated once the Stop condition is complete.

# PIC16F882/883/884/886/887



| TABLE 14-4: | <b>INITIALIZATION CONDITION FOR REGISTER (</b> | (CONTINUED) |
|-------------|------------------------------------------------|-------------|
|-------------|------------------------------------------------|-------------|

| Register              | Address  | Power-on<br>Reset | MCLR Reset<br>WDT Reset (Continued)<br>Brown-out Reset <sup>(1)</sup> | Wake-up from Sleep through<br>Interrupt<br>Wake-up from Sleep through<br>WDT Time-out (Continued) |
|-----------------------|----------|-------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| CCPR2H                | 1Ch      | xxxx xxxx         | սսսս սսսս                                                             | սսսս սսսս                                                                                         |
| CCP2CON               | 1Dh      | 00 0000           | 00 0000                                                               | uu uuuu                                                                                           |
| ADRESH                | 1Eh      | xxxx xxxx         | uuuu uuuu                                                             | uuuu uuuu                                                                                         |
| ADCON0                | 1Fh      | 00-0 0000         | 00-0 0000                                                             | uu-u uuuu                                                                                         |
| OPTION_REG            | 81h/181h | 1111 1111         | 1111 1111                                                             | uuuu uuuu                                                                                         |
| TRISA                 | 85h      | 1111 1111         | 1111 1111                                                             | uuuu uuuu                                                                                         |
| TRISB                 | 86h/186h | 1111 1111         | 1111 1111                                                             | uuuu uuuu                                                                                         |
| TRISC                 | 87h      | 1111 1111         | 1111 1111                                                             | uuuu uuuu                                                                                         |
| TRISD                 | 88h      | 1111 1111         | 1111 1111                                                             | uuuu uuuu                                                                                         |
| TRISE                 | 89h      | 1111              | 1111                                                                  | uuuu                                                                                              |
| PIE1                  | 8Ch      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| PIE2                  | 8Dh      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| PCON                  | 8Eh      | 010x              | 0uuu <b>(1, 5)</b>                                                    | uuuu                                                                                              |
| OSCCON                | 8Fh      | -110 q000         | -110 q000                                                             | -uuu uuuu                                                                                         |
| OSCTUNE               | 90h      | 0 0000            | u uuuu                                                                | u uuuu                                                                                            |
| SSPCON2               | 91h      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| PR2                   | 92h      | 1111 1111         | 1111 1111                                                             | 1111 1111                                                                                         |
| SSPADD <sup>(6)</sup> | 93h      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| SSPMSK <sup>(6)</sup> | 93h      | 1111 1111         | 1111 1111                                                             | 1111 1111                                                                                         |
| SSPSTAT               | 94h      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| WPUB                  | 95h      | 1111 1111         | 1111 1111                                                             | uuuu uuuu                                                                                         |
| IOCB                  | 96h      | 0000 0000         | 0000 0000                                                             | սսսս սսսս                                                                                         |
| VRCON                 | 97h      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| TXSTA                 | 98h      | 0000 -010         | 0000 -010                                                             | uuuu –uuu                                                                                         |
| SPBRG                 | 99h      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| SPBRGH                | 9Ah      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| PWM1CON               | 9Bh      | 0000 0000         | 0000 0000                                                             | uuuu uuuu                                                                                         |
| ECCPAS                | 9Ch      | 0000 0000         | 0000 0000                                                             | սսսս սսսս                                                                                         |
| PSTRCON               | 9Dh      | 0 0001            | 0 0001                                                                | u uuuu                                                                                            |
| ADRESL                | 9Eh      | xxxx xxxx         | uuuu uuuu                                                             | uuuu uuuu                                                                                         |
| ADCON1                | 9Fh      | 0-00              | 0-00                                                                  | u-uu                                                                                              |
| WDTCON                | 105h     | 0 1000            | 0 1000                                                                | u uuuu                                                                                            |
| CM1CON0               | 107h     | 0000 0-00         | 0000 0-00                                                             | uuuu u-uu                                                                                         |
| CM2CON0               | 108h     | 0000 0-00         | 0000 0-00                                                             | uuuu u-uu                                                                                         |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition.

Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.

2: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).

**3:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

4: See Table 14-5 for Reset value for specific condition.

**5:** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u.

**6:** Accessible only when SSPCON register bits SSPM<3:0 > = 1001.

## 14.6 Power-Down Mode (Sleep)

The Power-Down mode is entered by executing a  $\ensuremath{\scriptscriptstyle\mathsf{SLEEP}}$  instruction.

If the Watchdog Timer is enabled:

- WDT will be cleared but keeps running.
- PD bit in the STATUS register is cleared.
- TO bit is set.
- Oscillator driver is turned off.
- I/O ports maintain the status they had before SLEEP was executed (driving high, low or high-impedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD or VSS, with no external circuitry drawing current from the I/O pin and the comparators and CVREF should be disabled. I/O pins that are high-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on-chip pull-ups on PORTA should be considered.

The  $\overline{\text{MCLR}}$  pin must be at a logic high level.

Note: It should be noted that a Reset generated by a WDT time-out does not drive MCLR pin low.

14.6.1 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on  $\overline{\text{MCLR}}$  pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from RB0/INT pin, PORTB change or a peripheral interrupt.

The first event will cause a device Reset. The two latter events are considered a continuation of program execution. The TO and PD bits in the STATUS register can be used to determine the cause of device Reset. The PD bit, which is set on power-up, is cleared when Sleep is invoked. TO bit is cleared if WDT Wake-up occurred.

The following peripheral interrupts can wake the device from Sleep:

- 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 2. ECCP Capture mode interrupt.
- 3. A/D conversion (when A/D clock source is FRC).
- 4. EEPROM write operation completion.
- 5. Comparator output changes state.
- 6. Interrupt-on-change.
- 7. External Interrupt from INT pin.
- 8. EUSART Break detect, I<sup>2</sup>C slave.

Other peripherals cannot generate interrupts since during Sleep, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up occurs regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction, then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

| Note: | If the global interrupts are disabled (GIE is |  |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|--|
|       | cleared), but any interrupt source has both   |  |  |  |  |  |  |
|       | its interrupt enable bit and the              |  |  |  |  |  |  |
|       | corresponding interrupt flag bits set, the    |  |  |  |  |  |  |
|       | device will immediately wake-up from          |  |  |  |  |  |  |
|       | Sleep. The SLEEP instruction is completely    |  |  |  |  |  |  |
|       | executed.                                     |  |  |  |  |  |  |

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

#### 14.6.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will not be cleared, the TO bit will not be set and the PD bit will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from Sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

#### FIGURE 14-11:

TYPICAL IN-CIRCUIT SERIAL PROGRAMMING™ CONNECTION



## 14.10 Low-Voltage (Single-Supply) ICSP Programming

The LVP bit of the Configuration Word enables low-voltage ICSP programming. This mode allows the microcontroller to be programmed via ICSP using a VDD source in the operating voltage range. This only means that VPP does not have to be brought to VIHH but can instead be left at the normal operating voltage. In this mode, the RB3/PGM pin is dedicated to the programming function and ceases to be a general purpose I/O pin. During programming, VDD is applied to the MCLR pin. To enter Programming mode, VDD must be applied to the RB3/PGM provided the LVP bit is set. The LVP bit defaults to on ('1') from the factory.

- Note 1: The High-Voltage Programming mode is always available, regardless of the state of the LVP bit, by applying V<sub>IHH</sub> to the MCLR pin.
  - 2: While in Low-Voltage ICSP mode, the RB3 pin can no longer be used as a general purpose I/O pin.
  - 3: When using Low-Voltage ICSP Programming (LVP) and the pull-ups on PORTB are enabled, bit 3 in the TRISB register must be cleared to disable the pull-up on RB3 and ensure the proper operation of the device.
  - 4: RB3 should not be allowed to float if LVP is enabled. An external pull-down device should be used to default the device to normal operating mode. If RB3 floats high, the PIC16F882/883/884/886/887 devices will enter Programming mode.
  - LVP mode is enabled by default on all devices shipped from Microchip. It can be disabled by clearing the LVP bit in the CONFIG register.

If Low-Voltage Programming mode is not used, the LVP bit can be programmed to a '0' and RB3/PGM becomes a digital I/O pin. However, the LVP bit may only be programmed when programming is entered with VIHH on MCLR. The LVP bit can only be charged when using high voltage on MCLR.

It should be noted, that once the LVP bit is programmed to '0', only the High-Voltage Programming mode is available and only High-Voltage Programming mode can be used to program the device.

When using low-voltage ICSP, the part must be supplied at 4.5V to 5.5V if a bulk erase will be executed. This includes reprogramming of the code-protect bits from an on state to an off state. For all other cases of low-voltage ICSP, the part may be programmed at the normal operating voltage. This means calibration values, unique user IDs or user code can be reprogrammed or added.

# 16.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> X IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB X SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

## 16.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac  $OS^{®}$  X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- · Call graph window
- Project-Based Workspaces:
- Multiple projects
- Multiple tools
- Multiple configurations
- Simultaneous debugging sessions

File History and Bug Tracking:

- Local file history feature
- Built-in support for Bugzilla issue tracker

# 17.0 ELECTRICAL SPECIFICATIONS

# Absolute Maximum Ratings<sup>(†)</sup>

| Ambient ter | mperature under bias                                                                         | 40° to +125°C           |
|-------------|----------------------------------------------------------------------------------------------|-------------------------|
| Storage ter | nperature                                                                                    | 65°C to +150°C          |
| Voltage on  | VDD with respect to Vss                                                                      | -0.3V to +6.5V          |
| Voltage on  | MCLR with respect to Vss                                                                     | 0.3V to +13.5V          |
| Voltage on  | all other pins with respect to Vss                                                           | 0.3V to (VDD + 0.3V)    |
| Total power | r dissipation <sup>(1)</sup>                                                                 |                         |
| Maximum o   | current out of Vss pin                                                                       | 95 mA                   |
| Maximum o   | current into VDD pin                                                                         | 95 mA                   |
| Input clamp | o current, Ιικ (VI < 0 or VI > VDD)                                                          | ± 20 mA                 |
| Output clar | np current, Iок (Vo < 0 or Vo >VDD)                                                          | ± 20 mA                 |
| Maximum o   | putput current sunk by any I/O pin                                                           | 25 mA                   |
| Maximum o   | putput current sourced by any I/O pin                                                        |                         |
| Maximum o   | putput current sunk by any I/O PIN                                                           | 25 mA                   |
| Maximum o   | output current sourced by any I/O pin                                                        | 25 mA                   |
| Note 1:     | Power dissipation is calculated as follows: PDIS = VDD x {IDD $-\sum$ IOH} + $\sum$ {(VIII). | – Vон) х Iон} + ∑(VoI х |

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

| 17.4 | DC Characteristics: PIC16F882/883/884/886/887-E | (Extended) | ) |
|------|-------------------------------------------------|------------|---|
|------|-------------------------------------------------|------------|---|

|        |                              | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |      |      |       |            |                                               |  |  |
|--------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------|-----------------------------------------------|--|--|
| Param  |                              | Min.                                                                                                                              | Тур† | Max. | Units | Conditions |                                               |  |  |
| No.    | Device Characteristics       |                                                                                                                                   |      |      |       | VDD        | Note                                          |  |  |
| D020E  | Power-down Base              | _                                                                                                                                 | 0.05 | 9    | μΑ    | 2.0        | WDT, BOR, Comparators, VREF and               |  |  |
|        | Current (IPD) <sup>(2)</sup> |                                                                                                                                   | 0.15 | 11   | μA    | 3.0        | T1OSC disabled                                |  |  |
|        |                              | _                                                                                                                                 | 0.35 | 15   | μA    | 5.0        |                                               |  |  |
| D021E  |                              | —                                                                                                                                 | 1    | 28   | μΑ    | 2.0        | WDT Current <sup>(1)</sup>                    |  |  |
|        |                              | _                                                                                                                                 | 2    | 30   | μΑ    | 3.0        |                                               |  |  |
|        |                              | _                                                                                                                                 | 3    | 35   | μΑ    | 5.0        |                                               |  |  |
| D022E  |                              | —                                                                                                                                 | 42   | 65   | μA    | 3.0        | BOR Current <sup>(1)</sup>                    |  |  |
|        |                              | _                                                                                                                                 | 85   | 127  | μΑ    | 5.0        |                                               |  |  |
| D023E  |                              | —                                                                                                                                 | 32   | 45   | μΑ    | 2.0        | Comparator Current <sup>(1)</sup> , both      |  |  |
|        |                              | _                                                                                                                                 | 60   | 78   | μA    | 3.0        | comparators enabled                           |  |  |
|        |                              | —                                                                                                                                 | 120  | 160  | μA    | 5.0        |                                               |  |  |
| D024E  |                              | _                                                                                                                                 | 30   | 70   | μA    | 2.0        | CVREF Current <sup>(1)</sup> (high range)     |  |  |
|        |                              |                                                                                                                                   | 45   | 90   | μA    | 3.0        |                                               |  |  |
|        |                              | —                                                                                                                                 | 75   | 120  | μA    | 5.0        |                                               |  |  |
| D025E* |                              | _                                                                                                                                 | 39   | 91   | μA    | 2.0        | CVREF Current <sup>(1)</sup> (low range)      |  |  |
|        |                              | _                                                                                                                                 | 59   | 117  | μA    | 3.0        |                                               |  |  |
|        |                              | —                                                                                                                                 | 98   | 156  | μΑ    | 5.0        |                                               |  |  |
| D026E  |                              |                                                                                                                                   | 3.5  | 18   | μA    | 2.0        | T1OSC Current <sup>(1)</sup> , 32.768 kHz     |  |  |
|        |                              |                                                                                                                                   | 4.0  | 21   | μΑ    | 3.0        |                                               |  |  |
|        |                              | —                                                                                                                                 | 5.0  | 24   | μΑ    | 5.0        |                                               |  |  |
| D027E  |                              | —                                                                                                                                 | 0.30 | 12   | μΑ    | 3.0        | A/D Current <sup>(1)</sup> , no conversion in |  |  |
|        |                              | —                                                                                                                                 | 0.36 | 16   | μA    | 5.0        | progress                                      |  |  |
| D028E  |                              |                                                                                                                                   | 90   | 130  | μΑ    | 3.0        | VP6 Reference Current                         |  |  |
|        |                              | —                                                                                                                                 | 125  | 170  | μA    | 5.0        |                                               |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral  $\Delta$  current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption.

2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD.

# PIC16F882/883/884/886/887

## FIGURE 17-12: EUSART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING



#### TABLE 17-12: EUSART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |          |                                                                       |                                      |    |    |  |  |  |
|----------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------|--------------------------------------|----|----|--|--|--|
| Param.<br>No.                                                                                                        | Symbol   | Characteristic                                                        | cteristic Min. Max. Units Conditions |    |    |  |  |  |
| 120                                                                                                                  | ТскH2ртV | <u>SYNC XMIT (Master &amp; Slave)</u><br>Clock high to data-out valid | —                                    | 40 | ns |  |  |  |
| 121                                                                                                                  | Tckrf    | Clock out rise time and fall time (Master mode)                       | _                                    | 20 | ns |  |  |  |
| 122                                                                                                                  | Tdtrf    | Data-out rise time and fall time                                      | _                                    | 20 | ns |  |  |  |

#### FIGURE 17-13: EUSART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



## TABLE 17-13: EUSART SYNCHRONOUS RECEIVE REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |          |                                                                              |      |      |       |            |  |  |
|----------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------|------|------|-------|------------|--|--|
| Param.<br>No.                                                                                                        | Symbol   | Characteristic                                                               | Min. | Max. | Units | Conditions |  |  |
| 125                                                                                                                  | TDTV2CKL | <u>SYNC RCV (Master &amp; Slave)</u><br>Data-hold before CK ↓ (DT hold time) | 10   |      | ns    |            |  |  |
| 126                                                                                                                  | TCKL2DTL | Data-hold after CK $\downarrow$ (DT hold time)                               | 15   |      | ns    |            |  |  |

| Param<br>No. | Symbol  | Charac          | Min.         | Тур. | Max. | Unit<br>s | Conditions |                              |  |
|--------------|---------|-----------------|--------------|------|------|-----------|------------|------------------------------|--|
| 90*          | TSU:STA | Start condition | 100 kHz mode | 4700 | _    |           | ns         | Only relevant for Repeated   |  |
|              |         | Setup time      | 400 kHz mode | 600  |      |           |            | Start condition              |  |
| 91*          | THD:STA | Start condition | 100 kHz mode | 4000 | —    | _         | ns         | After this period, the first |  |
|              |         | Hold time       | 400 kHz mode | 600  | —    | _         |            | clock pulse is generated     |  |
| 92*          | Tsu:sto | Stop condition  | 100 kHz mode | 4700 |      |           | ns         |                              |  |
|              |         | Setup time      | 400 kHz mode | 600  |      | _         |            |                              |  |
| 93           | THD:STO | Stop condition  | 100 kHz mode | 4000 | _    | _         | ns         |                              |  |
|              |         | Hold time       | 400 kHz mode | 600  | —    |           |            |                              |  |

## TABLE 17-15: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS REQUIREMENTS

\* These parameters are characterized but not tested.





# PIC16F882/883/884/886/887



## FIGURE 18-39: TYPICAL HFINTOSC FREQUENCY CHANGE vs. VDD (25°C)



