



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 24                                                                       |
| Program Memory Size        | 14KB (8K x 14)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 368 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 11x10b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 28-VQFN Exposed Pad                                                      |
| Supplier Device Package    | 28-QFN (6x6)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f886-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| FIGURE 2-5: PIC16F883/PIC16F884 SPECIAL FUNCTION REGISTERS |                                         |                                             |             |                                             |         |                       |         |
|------------------------------------------------------------|-----------------------------------------|---------------------------------------------|-------------|---------------------------------------------|---------|-----------------------|---------|
|                                                            | File                                    |                                             | File        |                                             | File    |                       | File    |
|                                                            | Address                                 |                                             | Address     |                                             | Address |                       | Address |
| Indirect addr. (1)                                         | 00h                                     | Indirect addr. (1)                          | 80h         | Indirect addr. (1)                          | 100h    | Indirect addr. (1)    | 180h    |
| TMR0                                                       | 01h                                     | OPTION_REG                                  | 81h         | TMR0                                        | 101h    | OPTION_REG            | 181h    |
| PCL                                                        | 02h                                     | PCL                                         | 82h         | PCL                                         | 102h    | PCL                   | 182h    |
| STATUS                                                     | 03h                                     | STATUS                                      | 83h         | STATUS                                      | 103h    | STATUS                | 183h    |
| FSR                                                        | 04h                                     | FSR                                         | 84h         | FSR                                         | 104h    | FSR                   | 184h    |
| PORTA                                                      | 05h                                     | TRISA                                       | 85h         | WDTCON                                      | 105h    | SRCON                 | 185h    |
| PORTB                                                      | 06h                                     | TRISB                                       | 86h         | PORTB                                       | 106h    | TRISB                 | 186h    |
| PORTC                                                      | 07h                                     | TRISC                                       | 87h         | CM1CON0                                     | 107h    | BAUDCTL               | 187h    |
| PORTD <sup>(2)</sup>                                       | 08h                                     | TRISD <sup>(2)</sup>                        | 88h         | CM2CON0                                     | 108h    | ANSEL                 | 188h    |
| PORTE                                                      | 09h                                     | TRISE                                       | 89h         | CM2CON1                                     | 109h    | ANSELH                | 189h    |
| PCLATH                                                     | 0Ah                                     | PCLATH                                      | 8Ah         | PCLATH                                      | 10Ah    | PCLATH                | 18Ah    |
| INTCON                                                     | 0Bh                                     | INTCON                                      | 8Bh         | INTCON                                      | 10Bh    | INTCON                | 18Bh    |
| PIR1                                                       | 0Ch                                     | PIE1                                        | 8Ch         | EEDAT                                       | 10Ch    | EECON1                | 18Ch    |
| PIR2                                                       | 0Dh                                     | PIE2                                        | 8Dh         | EEADR                                       | 10Dh    | EECON2 <sup>(1)</sup> | 18Dh    |
| TMR1L                                                      | 0Eh                                     | PCON                                        | 8Eh         | EEDATH                                      | 10Eh    | Reserved              | 18Eh    |
| TMR1H                                                      | 0Fh                                     | OSCCON                                      | 8Fh         | EEADRH                                      | 10Fh    | Reserved              | 18Fh    |
| T1CON                                                      | 10h                                     | OSCTUNE                                     | 90h         |                                             | 110h    |                       | 190h    |
| TMR2                                                       | 11h                                     | SSPCON2                                     | 91h         |                                             | 111h    |                       | 191h    |
| T2CON                                                      | 12h                                     | PR2                                         | 92h         |                                             | 112h    |                       | 192h    |
| SSPBUF                                                     | 13h                                     | SSPADD                                      | 93h         |                                             | 113h    |                       | 193h    |
| SSPCON                                                     | 14h                                     | SSPSTAT                                     | 94h         |                                             | 114h    |                       | 194h    |
| CCPR1L                                                     | 15h                                     | WPUB                                        | 95h         |                                             | 115h    |                       | 195h    |
| CCPR1H                                                     | 16h                                     | IOCB                                        | 96h         |                                             | 116h    |                       | 196h    |
| CCP1CON                                                    | 17h                                     | VRCON                                       | 97h         |                                             | 117h    |                       | 197h    |
| RCSTA                                                      | 18h                                     | TXSTA                                       | 98h         |                                             | 118h    |                       | 198h    |
| TXREG                                                      | 19h                                     | SPBRG                                       | 99h         |                                             | 119h    |                       | 199h    |
| RCREG                                                      | 1Ah                                     | SPBRGH                                      | 9Ah         |                                             | 11Ah    |                       | 19Ah    |
| CCPR2L                                                     | 1Bh                                     | PWM1CON                                     | 9Bh         |                                             | 11Bh    |                       | 19Bh    |
| CCPR2H                                                     | 1Ch                                     | ECCPAS                                      | 9Ch         |                                             | 11Ch    |                       | 19Ch    |
| CCP2CON                                                    | 1Dh                                     | PSTRCON                                     | 9Dh         |                                             | 11Dh    |                       | 19Dh    |
| ADRESH                                                     | 1Eh                                     | ADRESL                                      | 9Eh         |                                             | 11Eh    |                       | 19Eh    |
| ADCON0                                                     | 1Fh                                     | ADCON1                                      | 9Fh         |                                             | 11Fh    |                       | 19Fh    |
| General<br>Purpose<br>Registers                            | 20h                                     | General<br>Purpose<br>Registers<br>80 Bytes | A0h         | General<br>Purpose<br>Registers<br>80 Bytes | 120h    |                       | 1A0h    |
| 00 Dut                                                     |                                         | -                                           | ECh         |                                             | 1656    |                       | 1556    |
| 96 Bytes                                                   |                                         | 20000000                                    |             | 20000000                                    | 170h    | 20000000              |         |
|                                                            | 7Fh                                     | 70h-7Fh                                     | FFh         | 70h-7Fh                                     | 17Fh    | 70h-7Fh               | 1FFh    |
| Bank 0                                                     |                                         | Bank 1                                      |             | Bank 2                                      |         | Bank 3                |         |
| Unimplementer<br>Note 1: Not a p<br>2: PIC16               | ed data me<br>ohysical re<br>F884 only. | emory locations, re<br>gister.              | ead as '0'. |                                             |         |                       |         |

## 3.2.3.2 RA1/AN1/C12IN1-

Figure 3-2 shows the diagram for this pin. This pin is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC
- a negative analog input to Comparator C1 or C2



#### FIGURE 3-2: BLOCK DIAGRAM OF RA1

## 3.2.3.3 RA2/AN2/VREF-/CVREF/C2IN+

Figure 3-3 shows the diagram for this pin. This pin is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC
- a negative voltage reference input for the ADC and CVREF
- a comparator voltage reference output
- a positive analog input to Comparator C2

## FIGURE 3-3: BLOCK DIAGRAM OF RA2



## 4.4.3 LP, XT, HS MODES

The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 4-3). The mode selects a low, medium or high gain setting of the internal inverter-amplifier to support various resonator types and speed.

**LP** Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is designed to drive only 32.768 kHz tuning-fork type crystals (watch crystals).

**XT** Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification.

**HS** Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting.

Figure 4-3 and Figure 4-4 show typical circuits for quartz crystal and ceramic resonators, respectively.





- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - 2: Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)



CERAMIC RESONATOR OPERATION (XT OR HS MODE)



### 4.4.4 EXTERNAL RC MODES

The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required. There are two modes: RC and RCIO.

In RC mode, the RC circuit connects to OSC1. OSC2/ CLKOUT outputs the RC oscillator frequency divided by 4. This signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. Figure 4-5 shows the external RC mode connections.



FIGURE 4-5: EXTERNAL RC MODES

In RCIO mode, the RC circuit is connected to OSC1. OSC2 becomes an additional general purpose I/O pin.

The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are:

- threshold voltage variation
- component tolerances
- packaging variations in capacitance

The user also needs to take into account variation due to tolerance of external RC components used.

## 4.5 Internal Clock Modes

The oscillator module has two independent, internal oscillators that can be configured or selected as the system clock source.

- 1. The **HFINTOSC** (High-Frequency Internal Oscillator) is factory calibrated and operates at 8 MHz. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 4-2).
- The LFINTOSC (Low-Frequency Internal Oscillator) is uncalibrated and operates at 31 kHz.

The system clock speed can be selected via software using the Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register.

The system clock can be selected between external or internal clock sources via the System Clock Selection (SCS) bit of the OSCCON register. See **Section 4.6 "Clock Switching"** for more information.

#### 4.5.1 INTOSC AND INTOSCIO MODES

The INTOSC and INTOSCIO modes configure the internal oscillators as the system clock source when the device is programmed using the oscillator selection or the FOSC<2:0> bits in the Configuration Word Register 1 (CONFIG1).

In **INTOSC** mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT outputs the selected internal oscillator frequency divided by 4. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements.

In **INTOSCIO** mode, OSC1/CLKIN and OSC2/CLKOUT are available for general purpose I/O.

#### 4.5.2 HFINTOSC

The High-Frequency Internal Oscillator (HFINTOSC) is a factory calibrated 8 MHz internal clock source. The frequency of the HFINTOSC can be altered via software using the OSCTUNE register (Register 4-2).

The output of the HFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). One of seven frequencies can be selected via software using the IRCF<2:0> bits of the OSCCON register. See **Section 4.5.4 "Frequency Select Bits (IRCF)"** for more information.

The HFINTOSC is enabled by selecting any frequency between 8 MHz and 125 kHz by setting the IRCF<2:0> bits of the OSCCON register  $\neq$  000. Then, set the System Clock Source (SCS) bit of the OSCCON register to '1' or enable Two-Speed Start-up by setting the IESO bit in the Configuration Word Register 1 (CONFIG1) to '1'.

The HF Internal Oscillator (HTS) bit of the OSCCON register indicates whether the HFINTOSC is stable or not.

## 11.4 Compare Mode

In Compare mode, the 16-bit CCPRx register value is constantly compared against the TMR1 register pair value. When a match occurs, the CCPx module may:

- Toggle the CCPx output
- · Set the CCPx output
- Clear the CCPx output
- Generate a Special Event Trigger
- Generate a Software Interrupt

The action on the pin is based on the value of the CCPxM<3:0> control bits of the CCPxICON register.

All Compare modes can generate an interrupt.





- Clear TMR1H and TMR1L registers.
   NOT act interrupt flag bit TMR1LE of the DIR1
- NOT set interrupt flag bit TMR1IF of the PIR1 register.
  Set the GO/DONE bit to start the ADC conversion.

## 11.4.1 CCP PIN CONFIGURATION

The user must configure the CCPx pin as an output by clearing the associated TRIS bit.

| Note: | Clearing the CCP1CON register will force    |  |  |  |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|--|--|--|
|       | the CCPx compare output latch to the        |  |  |  |  |  |  |  |
|       | default low level. This is not the PORT I/O |  |  |  |  |  |  |  |
|       | data latch.                                 |  |  |  |  |  |  |  |

#### 11.4.2 TIMER1 MODE SELECTION

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode.

#### 11.4.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen (CCPxM<3:0> = 1010), the CCPx module does not assert control of the CCPx pin (see the CCP1CON register).

#### 11.4.4 SPECIAL EVENT TRIGGER

When Special Event Trigger mode is chosen (CCPxM<3:0> = 1011), the CCPx module does the following:

- Resets Timer1
- Starts an ADC conversion if ADC is enabled

The CCPx module does not assert control of the CCPx pin in this mode (see the CCPxCON register).

The Special Event Trigger output of the CCP occurs immediately upon a match between the TMR1H, TMR1L register pair and the CCPRxH, CCPRxL register pair. The TMR1H, TMR1L register pair is not reset until the next rising edge of the Timer1 clock. This allows the CCPRxH, CCPRxL register pair to effectively provide a 16-bit programmable period register for Timer1.

- Note 1: The Special Event Trigger from the CCP module does not set interrupt flag bit TMRxIF of the PIR1 register.
  - 2: Removing the match condition by changing the contents of the CCPRxH and CCPRxL register pair, between the clock edge that generates the Special Event Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.

## 11.5.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to multiple registers: CCPRxL register and DCxB<1:0> bits of the CCPxCON register. The CCPRxL contains the eight MSbs and the DCxB<1:0> bits of the CCPxCON register contain the two LSbs. CCPRxL and DCxB<1:0> bits of the CCPxCON register can be written to at any time. The duty cycle value is not latched into CCPRxH until after the period completes (i.e., a match between PR2 and TMR2 registers occurs). While using the PWM, the CCPRxH register is read-only.

Equation 11-2 is used to calculate the PWM pulse width.

Equation 11-3 is used to calculate the PWM duty cycle ratio.

## EQUATION 11-2: PULSE WIDTH

Pulse Width = (CCPRxL:CCPxCON<5:4>) • Tosc • (TMR2 Prescale Value)

## EQUATION 11-3: DUTY CYCLE RATIO

 $Duty Cycle Ratio = \frac{(CCPRxL:CCPxCON < 5:4>)}{4(PR2 + 1)}$ 

The CCPRxH register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

The 8-bit timer TMR2 register is concatenated with either the 2-bit internal system clock (FOSC), or two bits of the prescaler, to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

When the 10-bit time base matches the CCPRxH and 2-bit latch, then the CCPx pin is cleared (see Figure 11-3).

## 11.5.3 PWM RESOLUTION

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is ten bits when PR2 is 255. The resolution is a function of the PR2 register value as shown by Equation 11-4.

## EQUATION 11-4: PWM RESOLUTION

Resolution = 
$$\frac{\log[4(PR2 + 1)]}{\log(2)}$$
 bits

Note: If the pulse width value is greater than the period the assigned PWM pin(s) will remain unchanged.

## TABLE 11-3:EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz)

| PWM Frequency             | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 6.6       |

#### TABLE 11-4: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz)

| PWM Frequency             | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
|---------------------------|----------|----------|-----------|-----------|------------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1          | 1         |
| PR2 Value                 | 0x65     | 0x65     | 0x65      | 0x19      | 0x0C       | 0x09      |
| Maximum Resolution (bits) | 8        | 8        | 8         | 6         | 5          | 5         |

## 11.5.4 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 11.5.5 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See Section 4.0 "Oscillator Module (With Fail-Safe Clock Monitor)" for additional details.

#### 11.5.6 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

### 11.5.7 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Disable the PWM pin (CCPx) output drivers as an input by setting the associated TRIS bit.
- 2. Set the PWM period by loading the PR2 register.
- Configure the CCP module for the PWM mode by loading the CCPxCON register with the appropriate values.
- Set the PWM duty cycle by loading the CCPRxL register and DCxB<1:0> bits of the CCPxCON register.
- 5. Configure and start Timer2:
  - Clear the TMR2IF interrupt flag bit of the PIR1 register.
  - Set the Timer2 prescale value by loading the T2CKPS bits of the T2CON register.
  - Enable Timer2 by setting the TMR2ON bit of the T2CON register.
- 6. Enable PWM output after a new PWM cycle has started:
  - Wait until Timer2 overflows (TMR2IF bit of the PIR1 register is set).
  - Enable the CCPx pin output driver by clearing the associated TRIS bit.





#### 11.6.5 AUTO-RESTART MODE

The Enhanced PWM can be configured to automatically restart the PWM signal once the auto-shutdown condition has been removed. Auto-restart is enabled by setting the PRSEN bit in the PWM1CON register.

If auto-restart is enabled, the ECCPASE bit will remain set as long as the auto-shutdown condition is active. When the auto-shutdown condition is removed, the ECCPASE bit will be cleared via hardware and normal operation will resume.

#### FIGURE 11-16: PWM AUTO-SHUTDOWN WITH AUTO-RESTART ENABLED (PRSEN = 1)





## 13.0 MASTER SYNCHRONOUS SERIAL PORT (MSSP) MODULE

## 13.1 Master SSP (MSSP) Module Overview

The Master Synchronous Serial Port (MSSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The MSSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit<sup>™</sup> (I<sup>2</sup>C<sup>™</sup>)
  - Full Master mode
  - Slave mode (with general address call).

The  $I^2C$  interface supports the following modes in hardware:

- Master mode
- Multi-Master mode
- Slave mode.

## 13.2 Control Registers

The MSSP module has three associated registers. These include a STATUS register and two control registers.

Register 13-1 shows the MSSP STATUS register (SSPSTAT), Register 13-2 shows the MSSP Control Register 1 (SSPCON), and Register 13-3 shows the MSSP Control Register 2 (SSPCON2).

## 14.6 Power-Down Mode (Sleep)

The Power-Down mode is entered by executing a  $\ensuremath{\scriptscriptstyle\mathsf{SLEEP}}$  instruction.

If the Watchdog Timer is enabled:

- WDT will be cleared but keeps running.
- PD bit in the STATUS register is cleared.
- TO bit is set.
- Oscillator driver is turned off.
- I/O ports maintain the status they had before SLEEP was executed (driving high, low or high-impedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD or VSS, with no external circuitry drawing current from the I/O pin and the comparators and CVREF should be disabled. I/O pins that are high-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on-chip pull-ups on PORTA should be considered.

The  $\overline{\text{MCLR}}$  pin must be at a logic high level.

Note: It should be noted that a Reset generated by a WDT time-out does not drive MCLR pin low.

14.6.1 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on  $\overline{\text{MCLR}}$  pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from RB0/INT pin, PORTB change or a peripheral interrupt.

The first event will cause a device Reset. The two latter events are considered a continuation of program execution. The TO and PD bits in the STATUS register can be used to determine the cause of device Reset. The PD bit, which is set on power-up, is cleared when Sleep is invoked. TO bit is cleared if WDT Wake-up occurred.

The following peripheral interrupts can wake the device from Sleep:

- 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 2. ECCP Capture mode interrupt.
- 3. A/D conversion (when A/D clock source is FRC).
- 4. EEPROM write operation completion.
- 5. Comparator output changes state.
- 6. Interrupt-on-change.
- 7. External Interrupt from INT pin.
- 8. EUSART Break detect, I<sup>2</sup>C slave.

Other peripherals cannot generate interrupts since during Sleep, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up occurs regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction, then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

| Note: | If the global interrupts are disabled (GIE is |  |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|--|
|       | cleared), but any interrupt source has both   |  |  |  |  |  |  |
|       | its interrupt enable bit and the              |  |  |  |  |  |  |
|       | corresponding interrupt flag bits set, the    |  |  |  |  |  |  |
|       | device will immediately wake-up from          |  |  |  |  |  |  |
|       | Sleep. The SLEEP instruction is completely    |  |  |  |  |  |  |
|       | executed.                                     |  |  |  |  |  |  |

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

#### 14.6.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will not be cleared, the TO bit will not be set and the PD bit will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from Sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

## 14.11 In-Circuit Debugger

The PIC16F882/883/884/886/887-ICD can be used in any of the package types. The devices will be mounted on the target application board, which in turn has a 3 or 4-wire connection to the ICD tool.

When the debug bit in the Configuration Word (CONFIG<13>) is programmed to a '0', the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB<sup>®</sup> ICD 2. When the microcontroller has this feature enabled, some of the resources are not available for general use. See Table 14-10 for more detail.

Note: The user's application must have the circuitry required to support ICD functionality. Once the ICD circuitry is enabled, normal device pin functions on RB6/ICSPCLK and RB7/ICSPDAT will not be usable. The ICD circuitry uses these pins for communication with the ICD2 external debugger.

For more information, see "Using *MPLAB*<sup>®</sup> *ICD* 2" (DS51265), available on Microchip's web site (www.microchip.com).

#### 14.11.1 ICD PINOUT

The devices in the MemHigh family carry the circuitry for the In-Circuit Debugger on-chip and on existing device pins. This eliminates the need for a separate die or package for the ICD device. The pinout for the ICD device is the same as the devices (see **Section 1.0 "Device Overview"** for complete pinout and pin descriptions). Table 14-10 shows the location and function of the ICD related pins on the 28 and 40 pin devices.

| TABLE 14-10: PIC16F883/884/886/887-ICD PIN DESCRIPTIONS |
|---------------------------------------------------------|
|---------------------------------------------------------|

| Pin (PDIP)    |                   | Nomo     | Tuno | Dull up | Description                             |  |
|---------------|-------------------|----------|------|---------|-----------------------------------------|--|
| PIC16F884/887 | PIC16F882/883/886 | Name     | туре | Pull-up | Description                             |  |
| 40            | 28                | ICDDATA  | TTL  | —       | In-Circuit Debugger Bidirectional data  |  |
| 39            | 27                | ICDCLK   | ST   | —       | In-Circuit Debugger Bidirectional clock |  |
| 1             | 1                 | MCLR/Vpp | ΗV   | _       | Programming voltage                     |  |
| 11,32         | 20                | Vdd      | Р    | —       |                                         |  |
| 12,31         | 8,19              | Vss      | Р    | —       |                                         |  |

Legend: TTL = TTL input buffer, ST = Schmitt Trigger input buffer, P = Power, HV = High Voltage







## FIGURE 17-10: PIC16F882/883/884/886/887 A/D CONVERSION TIMING (NORMAL MODE)



## FIGURE 17-16: SPI SLAVE MODE TIMING (CKE = 0)























## FIGURE 18-27: Vol vs. IoL OVER TEMPERATURE (VDD = 5.0V)





#### FIGURE 18-45: VP6 DRIFT OVER TEMPERATURE NORMALIZED AT 25°C (VDD 3V)







## 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                                  | MILLIMETERS |          |          |      |  |
|----------------------------------|-------------|----------|----------|------|--|
| Dimension                        | MIN         | NOM      | MAX      |      |  |
| Number of Pins                   | N           |          | 44       |      |  |
| Pitch                            | е           |          | 0.65 BSC |      |  |
| Overall Height                   | A           | 0.80     | 0.90     | 1.00 |  |
| Standoff                         | A1          | 0.00     | 0.02     | 0.05 |  |
| Terminal Thickness               | A3          | 0.20 REF |          |      |  |
| Overall Width                    | E           | 8.00 BSC |          |      |  |
| Exposed Pad Width                | E2          | 6.25     | 6.45     | 6.60 |  |
| Overall Length                   | D           | 8.00 BSC |          |      |  |
| Exposed Pad Length               | D2          | 6.25     | 6.45     | 6.60 |  |
| Terminal Width                   | b           | 0.20     | 0.30     | 0.35 |  |
| Terminal Length                  |             | 0.30     | 0.40     | 0.50 |  |
| Terminal-to-Exposed-Pad K 0.20 - |             |          | -        |      |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension. usually without tolerance. for information purposes only.

Microchip Technology Drawing C04-103C Sheet 2 of 2