



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I²C, SPI, UART/USART                                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 35                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 368 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 14x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 44-QFN (8×8)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f887t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     |            |           |             |             | , ,      |        |         |           |                  |             |
|-----|------------|-----------|-------------|-------------|----------|--------|---------|-----------|------------------|-------------|
| 0/1 | 28-Pin QFN | Analog    | Comparators | Timers      | ECCP     | EUSART | MSSP    | Interrupt | dn-llnd          | Basic       |
| RA0 | 27         | AN0/ULPWU | C12IN0-     | —           | —        | —      | —       | —         | _                | —           |
| RA1 | 28         | AN1       | C12IN1-     | —           | —        | -      | —       | —         | _                | —           |
| RA2 | 1          | AN2       | C2IN+       | —           | —        | —      | _       | —         | _                | VREF-/CVREF |
| RA3 | 2          | AN3       | C1IN+       | —           | —        |        | —       | —         |                  | VREF+       |
| RA4 | 3          | —         | C1OUT       | TOCKI       | —        | -      | —       | —         | —                | —           |
| RA5 | 4          | AN4       | C2OUT       | —           | —        | -      | SS      | —         | _                | —           |
| RA6 | 7          | —         |             | —           | —        |        | —       | —         |                  | OSC2/CLKOUT |
| RA7 | 6          | _         | _           | —           | —        | -      | —       | —         | _                | OSC1/CLKIN  |
| RB0 | 18         | AN12      | _           | —           | _        | _      | _       | IOC/INT   | Y                | —           |
| RB1 | 19         | AN10      | C12IN3-     | —           | P1C      | _      | _       | IOC       | Y                | —           |
| RB2 | 20         | AN8       | _           | —           | P1B      | _      | _       | IOC       | Y                | —           |
| RB3 | 21         | AN9       | C12IN2-     | —           | _        | _      | _       | IOC       | Y                | PGM         |
| RB4 | 22         | AN11      | _           | —           | P1D      | _      | _       | IOC       | Y                | —           |
| RB5 | 23         | AN13      | _           | T1G         | _        | _      | _       | IOC       | Y                | —           |
| RB6 | 24         | —         | _           | —           | —        | -      | —       | IOC       | Y                | ICSPCLK     |
| RB7 | 25         | —         |             | —           | —        |        | —       | IOC       | Y                | ICSPDAT     |
| RC0 | 8          | —         |             | T1OSO/T1CKI | —        |        | —       | —         |                  | —           |
| RC1 | 9          | _         | _           | T1OSI       | CCP2     | _      | —       | —         |                  | —           |
| RC2 | 10         | —         |             | —           | CCP1/P1A |        | —       | —         |                  | —           |
| RC3 | 11         | —         |             | —           | —        |        | SCK/SCL | —         |                  | —           |
| RC4 | 12         | —         |             | —           | —        |        | SDI/SDA | —         |                  | —           |
| RC5 | 13         | —         |             | —           | —        |        | SDO     | —         |                  | —           |
| RC6 | 14         | —         |             | —           | —        | TX/CK  | —       | —         | _                | —           |
| RC7 | 15         | —         |             | —           | —        | RX/DT  | —       | —         |                  | —           |
| RE3 | 26         | —         | _           | —           | _        | _      | —       | —         | Y <sup>(1)</sup> | MCLR/VPP    |
| _   | 17         | —         | _           | _           | _        | _      | _       | —         | _                | Vdd         |
| —   | 5          | —         | _           |             |          | —      |         |           |                  | Vss         |
| —   | 16         | —         | _           |             | _        | _      | _       | _         | _                | Vss         |

#### TABLE 2: 28-PIN QFN ALLOCATION TABLE (PIC16F882/883/886)

**Note 1:** Pull-up activated only with external MCLR configuration.

#### Pin Diagrams - PIC16F884/887, 44-Pin QFN



#### 2.2.2.2 OPTION Register

The OPTION register, shown in Register 2-2, is a readable and writable register, which contains various control bits to configure:

- Timer0/WDT prescaler
- External INT interrupt
- Timer0
- Weak pull-ups on PORTB

Note: To achieve a 1:1 prescaler assignment for Timer0, assign the prescaler to the WDT by setting PSA bit of the OPTION register to '1'. See Section 6.3 "Timer1 Prescaler".

### **REGISTER DEFINITIONS: OPTION REGISTER**

#### REGISTER 2-2: OPTION\_REG: OPTION REGISTER

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|--------|-------|-------|-------|-------|-------|-------|
| RBPU  | INTEDG | TOCS  | TOSE  | PSA   | PS2   | PS1   | PS0   |
| bit 7 |        |       |       |       |       |       | bit 0 |

| Legend:         |                            |                                                                                                       |                          |             |                       |                    |  |  |  |  |  |
|-----------------|----------------------------|-------------------------------------------------------------------------------------------------------|--------------------------|-------------|-----------------------|--------------------|--|--|--|--|--|
| R = Readable I  | bit                        | W = V                                                                                                 | Vritable bit             | I           | U = Unimplemented b   | it, read as '0'    |  |  |  |  |  |
| -n = Value at P | OR                         | '1' = E                                                                                               | Bit is set               |             | 0' = Bit is cleared   | x = Bit is unknown |  |  |  |  |  |
|                 |                            |                                                                                                       |                          |             |                       |                    |  |  |  |  |  |
| bit 7           | RBPU: PO                   | ORTB Pull                                                                                             | -up Enable bi            | t           |                       |                    |  |  |  |  |  |
|                 | 1 = PORT<br>0 = PORT       | ⁻B pull-ups<br>⁻B pull-ups                                                                            | are disabled are enabled | by individu | ual PORT latch values | :                  |  |  |  |  |  |
| bit 6           | INTEDG:                    | Interrupt E                                                                                           | dge Select bi            | it          |                       |                    |  |  |  |  |  |
|                 | 1 = Interro<br>0 = Interro | <ul> <li>Interrupt on rising edge of INT pin</li> <li>Interrupt on falling edge of INT pin</li> </ul> |                          |             |                       |                    |  |  |  |  |  |
| bit 5           | TOCS: Tir                  | ner0 Clock                                                                                            | Source Sele              | ct bit      |                       |                    |  |  |  |  |  |
|                 | 1 = Trans                  | ition on T0                                                                                           | CKI pin                  |             |                       |                    |  |  |  |  |  |
|                 | 0 = Intern                 | al instructi                                                                                          | on cycle clocł           | (Fosc/4)    |                       |                    |  |  |  |  |  |
| bit 4           | TOSE: Tin                  | ner0 Sourc                                                                                            | e Edge Seleo             | ct bit      |                       |                    |  |  |  |  |  |
|                 | 1 = Increr                 | nent on hig                                                                                           | gh-to-low tran           | sition on T | OCKI pin              |                    |  |  |  |  |  |
|                 | 0 = Increr                 | ment on lov                                                                                           | w-to-high tran           | sition on T | OCKI pin              |                    |  |  |  |  |  |
| bit 3           | PSA: Pre                   | scaler Ass                                                                                            | ignment bit              |             |                       |                    |  |  |  |  |  |
|                 | 1 = Presc                  | aler is ass                                                                                           | igned to the V           | VDT         |                       |                    |  |  |  |  |  |
|                 | 0 = Presc                  | aler is ass                                                                                           | igned to the T           | ïmer0 mo    | dule                  |                    |  |  |  |  |  |
| bit 2-0         | PS<2:0>:                   | Prescaler                                                                                             | Rate Select b            | oits        |                       |                    |  |  |  |  |  |
|                 |                            | Bit Value                                                                                             | Timer0 Rate              | WDT Rate    |                       |                    |  |  |  |  |  |
|                 |                            | 000                                                                                                   | 1:2                      | 1:1         |                       |                    |  |  |  |  |  |
|                 |                            | 001                                                                                                   | 1:4                      | 1:2         |                       |                    |  |  |  |  |  |
|                 |                            | 010                                                                                                   | 1:8                      | 1:4<br>1·8  |                       |                    |  |  |  |  |  |
|                 |                            | 100                                                                                                   | 1:32                     | 1:16        |                       |                    |  |  |  |  |  |
|                 |                            | 101                                                                                                   | 1:64                     | 1:32        |                       |                    |  |  |  |  |  |
|                 |                            | 110                                                                                                   | 1 : 128                  | 1:64        |                       |                    |  |  |  |  |  |
|                 |                            | 111                                                                                                   | 1 : 256                  | 1 : 128     |                       |                    |  |  |  |  |  |

### 3.2 Additional Pin Functions

RA0 also has an Ultra Low-Power Wake-up option. The next three sections describe these functions.

#### 3.2.1 ANSEL REGISTER

The ANSEL register (Register 3-3) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSEL bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSEL bits has no affect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

#### REGISTER 3-3: ANSEL: ANALOG SELECT REGISTER

| R/W-1               | R/W-1               | R/W-1               | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|---------------------|---------------------|---------------------|-------|-------|-------|-------|-------|
| ANS7 <sup>(2)</sup> | ANS6 <sup>(2)</sup> | ANS5 <sup>(2)</sup> | ANS4  | ANS3  | ANS2  | ANS1  | ANS0  |
| bit 7               |                     |                     |       |       |       |       | bit 0 |

| Legend:           |                                                                          |                      |                    |  |  |  |  |
|-------------------|--------------------------------------------------------------------------|----------------------|--------------------|--|--|--|--|
| R = Readable bit  | X = Readable bit $W = Writable bit$ $U = Unimplemented bit, read as '0'$ |                      |                    |  |  |  |  |
| -n = Value at POR | '1' = Bit is set                                                         | '0' = Bit is cleared | x = Bit is unknown |  |  |  |  |

bit 7-0 ANS<7:0>: Analog Select bits

Analog select between analog or digital function on pins AN<7:0>, respectively.

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>.

- 0 = Digital I/O. Pin is assigned to port or special function.
- **Note 1:** Setting a pin to an analog input automatically disables the digital input circuitry, weak pull-ups, and interrupt-on-change if available. The corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.
  - 2: Not implemented on MemHigh.

#### 3.4.4.5 RB4/AN11/P1D<sup>(1)</sup>

Figure 3-10 shows the diagram for this pin. This pin is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC
- a PWM output<sup>(1)</sup>

Note 1: P1D is available on PIC16F882/883/886 only.

#### 3.4.4.6 RB5/AN13/T1G

Figure 3-10 shows the diagram for this pin. This pin is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC
- a Timer1 gate input

#### 3.4.4.7 RB6/ICSPCLK

Figure 3-10 shows the diagram for this pin. This pin is configurable to function as one of the following:

- a general purpose I/O
- In-Circuit Serial Programming clock

#### 3.4.4.8 RB7/ICSPDAT

Figure 3-10 shows the diagram for this pin. This pin is configurable to function as one of the following:

- a general purpose I/O
- In-Circuit Serial Programming data

#### 4.4.4 EXTERNAL RC MODES

The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required. There are two modes: RC and RCIO.

In RC mode, the RC circuit connects to OSC1. OSC2/ CLKOUT outputs the RC oscillator frequency divided by 4. This signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. Figure 4-5 shows the external RC mode connections.



FIGURE 4-5: EXTERNAL RC MODES

In RCIO mode, the RC circuit is connected to OSC1. OSC2 becomes an additional general purpose I/O pin.

The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are:

- threshold voltage variation
- component tolerances
- packaging variations in capacitance

The user also needs to take into account variation due to tolerance of external RC components used.

#### 4.5 Internal Clock Modes

The oscillator module has two independent, internal oscillators that can be configured or selected as the system clock source.

- 1. The **HFINTOSC** (High-Frequency Internal Oscillator) is factory calibrated and operates at 8 MHz. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 4-2).
- The LFINTOSC (Low-Frequency Internal Oscillator) is uncalibrated and operates at 31 kHz.

The system clock speed can be selected via software using the Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register.

The system clock can be selected between external or internal clock sources via the System Clock Selection (SCS) bit of the OSCCON register. See **Section 4.6** "**Clock Switching**" for more information.

#### 4.5.1 INTOSC AND INTOSCIO MODES

The INTOSC and INTOSCIO modes configure the internal oscillators as the system clock source when the device is programmed using the oscillator selection or the FOSC<2:0> bits in the Configuration Word Register 1 (CONFIG1).

In **INTOSC** mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT outputs the selected internal oscillator frequency divided by 4. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements.

In **INTOSCIO** mode, OSC1/CLKIN and OSC2/CLKOUT are available for general purpose I/O.

#### 4.5.2 HFINTOSC

The High-Frequency Internal Oscillator (HFINTOSC) is a factory calibrated 8 MHz internal clock source. The frequency of the HFINTOSC can be altered via software using the OSCTUNE register (Register 4-2).

The output of the HFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). One of seven frequencies can be selected via software using the IRCF<2:0> bits of the OSCCON register. See **Section 4.5.4 "Frequency Select Bits (IRCF)"** for more information.

The HFINTOSC is enabled by selecting any frequency between 8 MHz and 125 kHz by setting the IRCF<2:0> bits of the OSCCON register  $\neq$  000. Then, set the System Clock Source (SCS) bit of the OSCCON register to '1' or enable Two-Speed Start-up by setting the IESO bit in the Configuration Word Register 1 (CONFIG1) to '1'.

The HF Internal Oscillator (HTS) bit of the OSCCON register indicates whether the HFINTOSC is stable or not.

#### 6.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected the TMR1H:TMR1L register pair will increment on multiples of Fosc as determined by the Timer1 prescaler.

#### 6.2.2 EXTERNAL CLOCK SOURCE

When the external clock source is selected, the Timer1 module may work as a timer or a counter.

When counting, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously.

If an external clock oscillator is needed (and the microcontroller is using the INTOSC without CLKOUT), Timer1 can use the LP oscillator as a clock source.

In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after one or more of the following conditions (see Figure 6-2):

- Timer1 is enabled after POR or BOR Reset
- A write to TMR1H or TMR1L
- T1CKI is high when Timer1 is disabled and when Timer1 is re-enabled T1CKI is low.

#### 6.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

### 6.4 Timer1 Oscillator

A low-power 32.768 kHz oscillator is built-in between pins T1OSI (input) and T1OSO (amplifier output). The oscillator is enabled by setting the T1OSCEN control bit of the T1CON register. The oscillator will continue to run during Sleep.

The Timer1 oscillator is identical to the LP oscillator. The user must provide a software time delay to ensure proper oscillator start-up.

TRISC0 and TRISC1 bits are set when the Timer1 oscillator is enabled. RC0 and RC1 bits read as '0' and TRISC0 and TRISC1 bits read as '1'.

Note: The oscillator requires a start-up and stabilization time before use. Thus, T1OSCEN should be set and a suitable delay observed prior to enabling Timer1.

#### 6.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 6.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

- Note: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce a single spurious increment.
- 6.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TTMR1L register pair.

### 6.6 Timer1 Gate

Timer1 gate source is software configurable to be the T1G pin or the output of Comparator C2. This allows the device to directly time external events using T1G or analog events using Comparator C2. See the CM2CON1 register (Register 8-3) for selecting the Timer1 gate source. This feature can simplify the software for a Delta-Sigma A/D converter and many other applications. For more information on Delta-Sigma A/D converters, see the Microchip web site (www.microchip.com).

Note: TMR1GE bit of the T1CON register must be set to use the Timer1 gate.

Timer1 gate can be inverted using the T1GINV bit of the T1CON register, whether it originates from the T1G pin or Comparator C2 output. This configures Timer1 to measure either the active-high or active-low time between events.

### **REGISTER DEFINITIONS: COMPARATOR C2**

#### REGISTER 8-2: CM2CON0: COMPARATOR C2 CONTROL REGISTER 0

| R/W-0      | R-0                                                                                                                                                                                                                                                                                        | R/W-0                                                                                     | R/W-0                                                                                 | U-0                        | R/W-0           | R/W-0            | R/W-0        |  |  |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------|-----------------|------------------|--------------|--|--|--|
| C2ON       | C2OUT                                                                                                                                                                                                                                                                                      | C2OE                                                                                      | C2POL                                                                                 |                            | C2R             | C2CH1            | C2CH0        |  |  |  |
| bit 7      |                                                                                                                                                                                                                                                                                            |                                                                                           |                                                                                       |                            |                 |                  | bit 0        |  |  |  |
|            |                                                                                                                                                                                                                                                                                            |                                                                                           |                                                                                       |                            |                 |                  |              |  |  |  |
| Legend:    |                                                                                                                                                                                                                                                                                            |                                                                                           |                                                                                       |                            |                 |                  |              |  |  |  |
| R = Reada  | able bit                                                                                                                                                                                                                                                                                   | W = Writable                                                                              | bit                                                                                   | U = Unimpler               | mented bit, rea | ad as '0'        |              |  |  |  |
| -n = Value | at POR                                                                                                                                                                                                                                                                                     | '1' = Bit is set                                                                          |                                                                                       | '0' = Bit is cle           | eared           | x = Bit is unk   | nown         |  |  |  |
| bit 7      | <b>C2ON:</b> Comp<br>1 = Compara<br>0 = Compara                                                                                                                                                                                                                                            | parator C2 Ena<br>tor C2 is enabl<br>tor C2 is disabl                                     | ble bit<br>ed<br>ed                                                                   |                            |                 |                  |              |  |  |  |
| bit 6      | t 6 <b>C2OUT:</b> Comparator C2 Output bit<br>$ \frac{If C2POL = 1 (inverted polarity):}{C2OUT = 0 when C2VIN+ > C2VIN- C2OUT = 1 when C2VIN+ < C2VIN- If C2POL = 0 (non-inverted polarity): C2OUT = 1 when C2VIN+ > C2VIN- C2OUT = 1 when C2VIN+ > C2VIN- C2OUT = 0 when C2VIN+ > C2VIN-$ |                                                                                           |                                                                                       |                            |                 |                  |              |  |  |  |
| bit 5      | <b>C2OE:</b> Comp<br>1 = C2OUT is<br>0 = C2OUT is                                                                                                                                                                                                                                          | parator C2 Outp<br>s present on C2<br>s internal only                                     | out Enable bit<br>20UT pin <sup>(1)</sup>                                             |                            |                 |                  |              |  |  |  |
| bit 4      | <b>C2POL:</b> Com<br>1 = C2OUT lo<br>0 = C2OUT lo                                                                                                                                                                                                                                          | nparator C2 Ou<br>ogic is inverted                                                        | tput Polarity S<br>rted                                                               | elect bit                  |                 |                  |              |  |  |  |
| bit 3      | Unimplemen                                                                                                                                                                                                                                                                                 | ted: Read as '                                                                            | 0'                                                                                    |                            |                 |                  |              |  |  |  |
| bit 2      | C2R: Comparator C2 Reference Select bits (non-inverting input) $1 = C2VIN+ \text{ connects to } C2VREF$ $0 = C2VIN+ \text{ connects to } C2IN+ \text{ pin}$                                                                                                                                |                                                                                           |                                                                                       |                            |                 |                  |              |  |  |  |
| bit 1-0    | C2CH<1:0>:<br>00 = C12IN0-<br>01 = C12IN1-<br>10 = C12IN2-<br>11 = C12IN3-                                                                                                                                                                                                                 | Comparator C:<br>- pin of C2 con<br>- pin of C2 con<br>- pin of C2 con<br>- pin of C2 con | 2 Channel Sel<br>nects to C2VIN<br>nects to C2VIN<br>nects to C2VIN<br>nects to C2VIN | ect bits<br>I-<br>I-<br>I- |                 |                  |              |  |  |  |
| Note 1.    | Comparator output                                                                                                                                                                                                                                                                          | it requires the f                                                                         | ollowing three                                                                        | conditions: C2             |                 | I = 1 and corres | nonding port |  |  |  |

Note 1: Comparator output requires the following three conditions: C2OE = 1, C2ON = 1 and corresponding port TRIS bit = 0.

### 8.7 Analog Input Connection Considerations

A simplified circuit for an analog input is shown in Figure 8-6. Since the analog input pins share their connection with a digital input, they have reverse biased ESD protection diodes to VDD and Vss. The analog input, therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latch-up may occur.

A maximum source impedance of  $10 \text{ k}\Omega$  is recommended for the analog sources. Also, any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current to minimize inaccuracies introduced.

- Note 1: When reading a PORT register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert as an analog input, according to the input specification.
  - 2: Analog levels on any pin defined as a digital input, may cause the input buffer to consume more current than is specified.



#### **REGISTER DEFINITIONS: DATA EEPROM CONTROL**

#### REGISTER 10-1: EEDAT: EEPROM DATA REGISTER

| R/W-0   | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|---------|--------|--------|--------|--------|--------|--------|--------|
| EEDAT7  | EEDAT6 | EEDAT5 | EEDAT4 | EEDAT3 | EEDAT2 | EEDAT1 | EEDAT0 |
| bit 7   |        |        |        |        |        |        | bit 0  |
|         |        |        |        |        |        |        |        |
| Legend: |        |        |        |        |        |        |        |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 7-0

EEDAT<7:0>: Eight Least Significant Address bits to Write to or Read from data EEPROM or Read from program memory

#### REGISTER 10-2: EEADR: EEPROM ADDRESS REGISTER

| R/W-0  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| EEADR7 | EEADR6 | EEADR5 | EEADR4 | EEADR3 | EEADR2 | EEADR1 | EEADR0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | '0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

EEADR<7:0>: Eight Least Significant Address bits for EEPROM Read/Write Operation<sup>(1)</sup> or Read from program bit 7-0 memory

#### REGISTER 10-3: EEDATH: EEPROM DATA HIGH BYTE REGISTER

| U-0   | U-0 | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   | EEDATH5 | EEDATH4 | EEDATH3 | EEDATH2 | EEDATH1 | EEDATH0 |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | ʻ0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

| hit 7 6 | Unimplemented: Read as '0 |
|---------|---------------------------|
| DIL 7-0 | Unimplemented. Read as 0  |

bit 5-0 EEDATH<5:0>: Six Most Significant Data bits from program memory

#### REGISTER 10-4: EEADRH: EEPROM ADDRESS HIGH BYTE REGISTER

| U-0   | U-0 | U-0 | R/W-0                  | R/W-0   | R/W-0   | R/W-0   | R/W-0   |
|-------|-----|-----|------------------------|---------|---------|---------|---------|
| —     | —   | —   | EEADRH4 <sup>(1)</sup> | EEADRH3 | EEADRH2 | EEADRH1 | EEADRH0 |
| bit 7 |     |     |                        |         |         |         | bit 0   |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | '0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 EEADRH<4:0>: Specifies the four Most Significant Address bits or high bits for program memory reads

Note 1: PIC16F886/PIC16F887 only.

### 11.0 CAPTURE/COMPARE/PWM MODULES (CCP1 AND CCP2)

This device contains one Enhanced Capture/Compare/ PWM (CCP1) and Capture/Compare/PWM module (CCP2). The CCP1 and CCP2 modules are identical in operation, with the exception of the Enhanced PWM features available on CCP1 only. See **Section 11.6** "**PWM (Enhanced Mode)**" for more information.

Note: CCPRx and CCPx throughout this document refer to CCPR1 or CCPR2 and CCP1 or CCP2, respectively.

# 11.1 Enhanced Capture/Compare/PWM (CCP1)

The Enhanced Capture/Compare/PWM module is a peripheral which allows the user to time and control different events. In Capture mode, the peripheral allows the timing of the duration of an event. The Compare mode allows the user to trigger an external event when a predetermined amount of time has expired. The PWM mode can generate a Pulse-Width Modulated signal of varying frequency and duty cycle.

Table 11-1 shows the timer resources required by the ECCP module.

## TABLE 11-1:ECCP MODE – TIMERRESOURCES REQUIRED

| ECCP Mode | Timer Resource |
|-----------|----------------|
| Capture   | Timer1         |
| Compare   | Timer1         |
| PWM       | Timer2         |

## FIGURE 11-6: EXAMPLE PWM (ENHANCED MODE) OUTPUT RELATIONSHIPS (ACTIVE-HIGH STATE)

|      |                                                        |                                                     |                                |                 |                      | ,<br>;      |
|------|--------------------------------------------------------|-----------------------------------------------------|--------------------------------|-----------------|----------------------|-------------|
| 00   | (Single Output)                                        | PTA Modulated                                       | Dela                           | y(1)            | Delay <sup>(1)</sup> | !           |
|      |                                                        | P1A Modulated                                       |                                |                 |                      | i           |
| 10   | (Half-Bridge)                                          | P1B Modulated                                       | i                              |                 |                      |             |
|      |                                                        | P1A Active                                          | <br>                           |                 |                      | <u> </u>    |
| 01   | (Full-Bridge,                                          | P1B Inactive                                        |                                |                 | 1<br>1<br>1          |             |
| 01   | • Forward)                                             | P1C Inactive                                        | ;<br>;                         |                 |                      |             |
|      |                                                        | P1D Modulated                                       | /                              |                 | - <u> </u>           | 1<br>1<br>1 |
|      |                                                        | P1A Inactive                                        | _ :                            |                 | 1<br>1<br>1          |             |
| 11   | (Full-Bridge,                                          | P1B Modulated                                       |                                |                 |                      | i           |
|      | Neverse)                                               | P1C Active                                          |                                |                 |                      |             |
|      |                                                        | P1D Inactive                                        | _ :<br>_ :                     |                 | 1<br>1<br>1          |             |
| Rela | tionships:<br>• Period = 4 * Tos<br>• Pulse Width = To | c * (PR2 + 1) * (TMR2 Pre<br>bsc * (CCPR1L<7:0>:CCF | escale Value)<br>P1CON<5:4>) ' | * (TMR2 Prescal | e Value)             |             |

| Name    | Bit 7                         | Bit 6       | Bit 5      | Bit 4       | Bit 3      | Bit 2       | Bit 1      | Bit 0      | Register<br>on Page |
|---------|-------------------------------|-------------|------------|-------------|------------|-------------|------------|------------|---------------------|
| BAUDCTL | ABDOVF                        | RCIDL       | —          | SCKP        | BRG16      | —           | WUE        | ABDEN      | 159                 |
| INTCON  | GIE                           | PEIE        | T0IE       | INTE        | RBIE       | T0IF        | INTF       | RBIF       | 32                  |
| PIE1    | —                             | ADIE        | RCIE       | TXIE        | SSPIE      | CCP1IE      | TMR2IE     | TMR1IE     | 33                  |
| PIR1    | —                             | ADIF        | RCIF       | TXIF        | SSPIF      | CCP1IF      | TMR2IF     | TMR1IF     | 35                  |
| RCREG   | EUSART Re                     | eceive Data | Register   |             |            |             |            |            | 155                 |
| RCSTA   | SPEN                          | RX9         | SREN       | CREN        | ADDEN      | FERR        | OERR       | RX9D       | 158                 |
| SPBRG   | BRG7                          | BRG6        | BRG5       | BRG4        | BRG3       | BRG2        | BRG1       | BRG0       | 160                 |
| SPBRGH  | BRG15                         | BRG14       | BRG13      | BRG12       | BRG11      | BRG10       | BRG9       | BRG8       | 160                 |
| TRISC   | TRISC7                        | TRISC6      | TRISC5     | TRISC4      | TRISC3     | TRISC2      | TRISC1     | TRISC0     | 54                  |
| TXREG   | EUSART Transmit Data Register |             |            |             |            |             | 150        |            |                     |
| TXSTA   | CSRC                          | TX9         | TXEN       | SYNC        | SENDB      | BRGH        | TRMT       | TX9D       | 157                 |
| Logondy |                               | _ unimplor  | nantad raa | d an 'n' Ch | adad aalla | oro pot upo | d for Aovo | abronoua D | agantian            |

#### **TABLE 12-2: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION**

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Asynchronous Reception.







#### TABLE 12-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Name                                | Bit 7       | Bit 6        | Bit 5   | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|-------------------------------------|-------------|--------------|---------|--------|--------|--------|--------|--------|---------------------|
| BAUDCTL                             | ABDOVF      | RCIDL        | —       | SCKP   | BRG16  | —      | WUE    | ABDEN  | 159                 |
| INTCON                              | GIE         | PEIE         | T0IE    | INTE   | RBIE   | T0IF   | INTF   | RBIF   | 32                  |
| PIE1                                | —           | ADIE         | RCIE    | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 33                  |
| PIR1                                | —           | ADIF         | RCIF    | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 35                  |
| RCREG                               | EUSART Rece | eive Data Re | egister |        |        |        |        |        | 155                 |
| RCSTA                               | SPEN        | RX9          | SREN    | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 158                 |
| SPBRG                               | BRG7        | BRG6         | BRG5    | BRG4   | BRG3   | BRG2   | BRG1   | BRG0   | 160                 |
| SPBRGH                              | BRG15       | BRG14        | BRG13   | BRG12  | BRG11  | BRG10  | BRG9   | BRG8   | 160                 |
| TRISC                               | TRISC7      | TRISC6       | TRISC5  | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 54                  |
| TXREG EUSART Transmit Data Register |             |              |         |        |        | 150    |        |        |                     |
| TXSTA                               | CSRC        | TX9          | TXEN    | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 157                 |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Transmission.

| RLF              | Rotate L                                                                        | eft f thro                                                                        | bugh                                                            | Carry                                                        | /                          |
|------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|----------------------------|
| Syntax:          | [ label ]                                                                       | RLF                                                                               | f,d                                                             |                                                              |                            |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 12 \\ d \in [0,1] \end{array}$                  | 27                                                                                |                                                                 |                                                              |                            |
| Operation:       | See desc                                                                        | cription b                                                                        | elow                                                            |                                                              |                            |
| Status Affected: | С                                                                               |                                                                                   |                                                                 |                                                              |                            |
| Description:     | The cont<br>rotated o<br>the Carry<br>result is p<br>If 'd' is '1<br>back in re | ents of re<br>ne bit to<br>/ flag. If '<br>blaced in<br>', the res<br>egister 'f' | egiste<br>the le<br>d' is '<br>the '<br>sult is<br>'.<br>Regist | er 'f' ai<br>eft thro<br>0', the<br>W regi<br>stored<br>er f | re<br>bugh<br>sister.<br>d |
| Words:           | 1                                                                               |                                                                                   |                                                                 |                                                              |                            |
| Cycles:          | 1                                                                               |                                                                                   |                                                                 |                                                              |                            |
| Example:         | RLF                                                                             | REG1,(                                                                            | )                                                               |                                                              |                            |
|                  | Before Ir                                                                       | struction                                                                         | 1                                                               |                                                              |                            |
|                  |                                                                                 | REG1                                                                              | =                                                               | 1110                                                         | 0110                       |
|                  | After lest                                                                      | C                                                                                 | =                                                               | 0                                                            |                            |
|                  |                                                                                 | REG1                                                                              | =                                                               | 1110                                                         | 0110                       |
|                  |                                                                                 | W                                                                                 | =                                                               | 1100                                                         | 1100                       |
|                  |                                                                                 | С                                                                                 | =                                                               | 1                                                            |                            |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                          |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                              |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                    |
| Operation:       | See description below                                                                                                                                                                                                 |
| Status Affected: | С                                                                                                                                                                                                                     |
| Description:     | The contents of register 'f' are<br>rotated one bit to the right through<br>the Carry flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is placed<br>back in register 'f'. |
|                  | C Register f                                                                                                                                                                                                          |

| SLEEP            | Enter Sleep mode                                                                                                                                                                                         |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                            |
| Operands:        | None                                                                                                                                                                                                     |
| Operation:       | $\begin{array}{l} \text{00h} \rightarrow \text{WDT,} \\ 0 \rightarrow \text{WDT prescaler,} \\ 1 \rightarrow \overline{\text{TO}}, \\ 0 \rightarrow \text{PD} \end{array}$                               |
| Status Affected: | TO, PD                                                                                                                                                                                                   |
| Description:     | The power-down Status bit, PD<br>is cleared. Time-out Status bit,<br>TO is set. Watchdog Timer and<br>its prescaler are cleared.<br>The processor is put into Sleep<br>mode with the oscillator stopped. |

| SUBLW            | Subtract W from literal                                                                                                  |
|------------------|--------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] SUBLW k                                                                                                 |
| Operands:        | $0 \le k \le 255$                                                                                                        |
| Operation:       | $k \text{ - } (W) \rightarrow (W)$                                                                                       |
| Status Affected: | C, DC, Z                                                                                                                 |
| Description:     | The W register is subtracted (2's complement method) from the 8-bit literal 'k'. The result is placed in the W register. |
|                  | C = 0 $W > k$                                                                                                            |

| <b>C</b> = 0  | W > k                     |
|---------------|---------------------------|
| <b>C</b> = 1  | $W \leq k$                |
| <b>DC</b> = 0 | W<3:0> > k<3:0>           |
| <b>DC =</b> 1 | $W < 3:0 > \le k < 3:0 >$ |

| SUBWF            | Subtract W from f                                                                                                                                                                           |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] SUBWF f,d                                                                                                                                                                  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                           |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                       |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                    |  |  |  |  |
| Description:     | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is<br>'0', the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f'. |  |  |  |  |

| <b>C</b> = 0  | W > f                     |
|---------------|---------------------------|
| <b>C</b> = 1  | $W \leq f$                |
| <b>DC</b> = 0 | W<3:0> > f<3:0>           |
| <b>DC =</b> 1 | $W < 3:0 > \le f < 3:0 >$ |

| Param<br>No. | Symbol                | Characteristic                                                         |                          | Min.        | Тур† | Max. | Units | Conditions |
|--------------|-----------------------|------------------------------------------------------------------------|--------------------------|-------------|------|------|-------|------------|
| 70*          | TssL2scH,<br>TssL2scL | $\overline{SS} \downarrow$ to $SCK \downarrow$ or $SCK \uparrow$ input |                          | Тсү         |      | _    | ns    |            |
| 71*          | TscH                  | SCK input high time (Slave mode                                        | e)                       | Tcy + 20    | _    | _    | ns    |            |
| 72*          | TscL                  | SCK input low time (Slave mode                                         | )                        | Tcy + 20    | _    |      | ns    |            |
| 73*          | TDIV2SCH,<br>TDIV2SCL | Setup time of SDI data input to SCK edge                               |                          | 100         | _    | _    | ns    |            |
| 74*          | TscH2diL,<br>TscL2diL | lold time of SDI data input to SCK edge                                |                          | 100         | _    | _    | ns    |            |
| 75*          | TDOR                  | SDO data output rise time                                              | 3.0-5.5V                 | —           | 10   | 25   | ns    |            |
|              |                       |                                                                        | 2.0-5.5V                 | —           | 25   | 50   | ns    |            |
| 76*          | TDOF                  | SDO data output fall time                                              |                          | —           | 10   | 25   | ns    |            |
| 77*          | TssH2doZ              | SS↑ to SDO output high-impeda                                          | O output high-impedance  |             | _    | 50   | ns    |            |
| 78*          | TscR                  | SCK output rise time                                                   | 3.0-5.5V                 | —           | 10   | 25   | ns    |            |
|              |                       | (Master mode)                                                          | 2.0-5.5V                 | —           | 25   | 50   | ns    |            |
| 79*          | TscF                  | SCK output fall time (Master mo                                        | de)                      | —           | 10   | 25   | ns    |            |
| 80*          | TscH2doV,             | SDO data output valid after                                            | 3.0-5.5V                 | —           | _    | 50   | ns    |            |
|              | TscL2doV              | 2DOV SCK edge                                                          | 2.0-5.5V                 | —           | —    | 145  | ns    |            |
| 81*          | TDOV2SCH,<br>TDOV2SCL | SDO data output setup to SCK e                                         | output setup to SCK edge |             |      | —    | ns    |            |
| 82*          | TssL2doV              | SDO data output valid after SS↓ edge                                   |                          | _           |      | 50   | ns    |            |
| 83*          | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                                    |                          | 1.5Tcy + 40 | —    | —    | ns    |            |

#### TABLE 17-14: SPI MODE REQUIREMENTS

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### FIGURE 17-18: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS TIMING



\*



#### FIGURE 18-39: TYPICAL HFINTOSC FREQUENCY CHANGE vs. VDD (25°C)





#### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | MILLIMETERS |             |          |      |  |
|--------------------------|-------------|-------------|----------|------|--|
| Dimension Li             |             | MIN         | NOM      | MAX  |  |
| Number of Pins           | Ν           | 28          |          |      |  |
| Pitch                    | e           | 1.27 BSC    |          |      |  |
| Overall Height           | А           | -           | 2.65     |      |  |
| Molded Package Thickness | A2          | 2.05        | I        | -    |  |
| Standoff §               | A1          | 0.10        | -        | 0.30 |  |
| Overall Width            | E           | 10.30 BSC   |          |      |  |
| Molded Package Width     | E1          | 7.50 BSC    |          |      |  |
| Overall Length           | D           | 17.90 BSC   |          |      |  |
| Chamfer (Optional)       | h           | 0.25 - 0.75 |          |      |  |
| Foot Length L 0.40 -     |             | -           | 1.27     |      |  |
| Footprint                | L1          |             | 1.40 REF |      |  |
| Lead Angle               | Θ           | 0°          | -        | -    |  |
| Foot Angle               | φ           | 0°          | -        | 8°   |  |
| Lead Thickness           | С           | 0.18        | -        | 0.33 |  |
| Lead Width               | b           | 0.31        | -        | 0.51 |  |
| Mold Draft Angle Top     | α           | 5°          | _        | 15°  |  |
| Mold Draft Angle Bottom  | β           | 5°          | -        | 15°  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2

#### 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |      |          |      |  |
|----------------------------|-------------|------|----------|------|--|
| Dimension Limits           |             | MIN  | NOM      | MAX  |  |
| Contact Pitch              | E           |      | 0.65 BSC |      |  |
| Optional Center Pad Width  | W2          |      |          | 6.60 |  |
| Optional Center Pad Length | T2          |      |          | 6.60 |  |
| Contact Pad Spacing        | C1          |      | 8.00     |      |  |
| Contact Pad Spacing        | C2          |      | 8.00     |      |  |
| Contact Pad Width (X44)    | X1          |      |          | 0.35 |  |
| Contact Pad Length (X44)   | Y1          |      |          | 0.85 |  |
| Distance Between Pads      | G           | 0.25 |          |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103B

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2006-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-237-4

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.