



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 8051                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 24MHz                                                                    |
| Connectivity               | SPI, UART/USART                                                          |
| Peripherals                | WDT                                                                      |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIL                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51rc-24pu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# AT89C51RC

# 3. Block Diagram







## 4. Pin Description

| 4.1 | VCC    |                                                                                                                                                                                                                                                                                                                                                                         |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |        | Supply voltage.                                                                                                                                                                                                                                                                                                                                                         |
| 4.2 | GND    |                                                                                                                                                                                                                                                                                                                                                                         |
|     |        | Ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 4.3 | Port 0 |                                                                                                                                                                                                                                                                                                                                                                         |
|     |        | Port 0 is an 8-bit open drain bi-directional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.                                                                                                                                                                        |
|     |        | Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pull-ups.                                                                                                                                                                                             |
|     |        | Port 0 also receives the code bytes during Flash programming and outputs the code bytes dur-<br>ing program verification. <b>External pull-ups are required during program verification.</b>                                                                                                                                                                            |
| 4.4 | Port 1 |                                                                                                                                                                                                                                                                                                                                                                         |
|     |        | Port 1 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current $(I_{IL})$ because of the internal pull-ups. |
|     |        | In addition, P1.0 and P1.1 can be configured to be the timer/counter 2 external count input                                                                                                                                                                                                                                                                             |

(P1.0/T2) and the timer/counter 2 trigger input (P1.1/T2EX), respectively, as shown in the following table.

Port 1 also receives the low-order address bytes during Flash programming and verification.

| Port Pin | Alternate Functions                                                 |
|----------|---------------------------------------------------------------------|
| P1.0     | T2 (external count input to Timer/Counter 2), clock-out             |
| P1.1     | T2EX (Timer/Counter 2 capture/reload trigger and direction control) |

#### 4.5 Port 2

Port 2 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current  $(I_{IL})$  because of the internal pull-ups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.

Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.



# 4.10 **EA**/VPP

External Access Enable.  $\overline{EA}$  must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed,  $\overline{EA}$  will be internally latched on reset.

 $\overline{\text{EA}}$  should be strapped to  $V_{\text{CC}}$  for internal program executions.

This pin also receives the 12-volt programming enable voltage ( $V_{PP}$ ) during Flash programming.

#### 4.11 XTAL1

Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

### 4.12 XTAL2

Output from the inverting oscillator amplifier.

# 5. Special Function Registers

A map of the on-chip memory area called the Special Function Register (SFR) space is shown in Table 5-1.

Table 5-1. AT89C51RC SFR Map and Reset Values

| 0F8H |                   |                   |                    |                    |                  |                  |                    |                  | 0FFH |
|------|-------------------|-------------------|--------------------|--------------------|------------------|------------------|--------------------|------------------|------|
| 0F0H | B<br>00000000     |                   |                    |                    |                  |                  |                    |                  | 0F7H |
| 0E8H |                   |                   |                    |                    |                  |                  |                    |                  | 0EFH |
| 0E0H | ACC<br>00000000   |                   |                    |                    |                  |                  |                    |                  | 0E7H |
| 0D8H |                   |                   |                    |                    |                  |                  |                    |                  | 0DFH |
| 0D0H | PSW<br>00000000   |                   |                    |                    |                  |                  |                    |                  | 0D7H |
| 0C8H | T2CON<br>00000000 | T2MOD<br>XXXXXX00 | RCAP2L<br>00000000 | RCAP2H<br>00000000 | TL2<br>00000000  | TH2<br>00000000  |                    |                  | 0CFH |
| 0C0H |                   |                   |                    |                    |                  |                  |                    |                  | 0C7H |
| 0B8H | IP<br>XX000000    |                   |                    |                    |                  |                  |                    |                  | 0BFH |
| 0B0H | P3<br>11111111    |                   |                    |                    |                  |                  |                    |                  | 0B7H |
| 0A8H | IE<br>0X000000    |                   |                    |                    |                  |                  |                    |                  | 0AFH |
| 0A0H | P2<br>11111111    |                   | AUXR1<br>XXXXXXX0  |                    |                  |                  | WDTRST<br>XXXXXXXX |                  | 0A7H |
| 98H  | SCON<br>00000000  | SBUF<br>XXXXXXXX  |                    |                    |                  |                  |                    |                  | 9FH  |
| 90H  | P1<br>11111111    |                   |                    |                    |                  |                  |                    |                  | 97H  |
| 88H  | TCON<br>00000000  | TMOD<br>00000000  | TL0<br>00000000    | TL1<br>00000000    | TH0<br>00000000  | TH1<br>00000000  | AUXR<br>XXX00X00   |                  | 8FH  |
| 80H  | P0<br>11111111    | SP<br>00000111    | DP0L<br>00000000   | DP0H<br>00000000   | DP1L<br>00000000 | DP1H<br>00000000 |                    | PCON<br>0XXX0000 | 87H  |

# AT89C51RC

6



## Table 5-2. T2CON – Timer/Counter 2 Control Register

| T2CO        | T2CON Address = 0C8HReset Value = 0000 0000BBit Addressable                                                                                                                                                                                                                                                                                                                |                                                                                                                                                           |                |                 |                                   |               |                 |                              |               |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----------------------------------|---------------|-----------------|------------------------------|---------------|--|--|--|
| Bit Ad      |                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           |                |                 |                                   |               |                 |                              |               |  |  |  |
| <b>D</b> :+ | TF2     EXF2     RCLK     TCLK     EXEN2     TR2     C/T2     CP/RL2                                                                                                                                                                                                                                                                                                       |                                                                                                                                                           |                |                 |                                   |               |                 |                              |               |  |  |  |
| Bit         | 7                                                                                                                                                                                                                                                                                                                                                                          | 6                                                                                                                                                         | 5              | 4               | 3                                 | 2             | 1               | 0                            |               |  |  |  |
| Symbol      | Function                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                           |                |                 |                                   |               |                 |                              |               |  |  |  |
| TF2         | Timer 2 ove<br>= 1 or TCLK                                                                                                                                                                                                                                                                                                                                                 | -                                                                                                                                                         | by a Timer 2 d | overflow and r  | nust be cleare                    | d by software | e. TF2 will not | be set when e                | ither RCLK    |  |  |  |
| EXF2        | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1.<br>When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1).                                   |                                                                                                                                                           |                |                 |                                   |               |                 |                              |               |  |  |  |
| RCLK        |                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           |                |                 | ort to use Time<br>o be used for  |               |                 | receive clock i              | n serial port |  |  |  |
| TCLK        |                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           |                |                 | ort to use Time<br>to be used for |               |                 | ransmit clock i              | n serial port |  |  |  |
| EXEN2       |                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           |                |                 | or reload to o<br>EN2 = 0 cause   |               |                 | ve transition or<br>at T2EX. | n T2EX if     |  |  |  |
| TR2         | Start/Stop c                                                                                                                                                                                                                                                                                                                                                               | ontrol for Time                                                                                                                                           | er 2. TR2 = 1  | starts the time | er.                               |               |                 |                              |               |  |  |  |
| C/T2        | Timer or cou<br>triggered).                                                                                                                                                                                                                                                                                                                                                | Timer or counter select for Timer 2. $C/\overline{T2} = 0$ for timer function. $C/\overline{T2} = 1$ for external event counter (falling edge triggered). |                |                 |                                   |               |                 |                              |               |  |  |  |
| CP/RL2      | Capture/Reload select. $CP/\overline{RL2} = 1$ causes captures to occur on negative transitions at T2EX if EXEN2 = 1. $CP/\overline{RL2} = 0$ causes automatic reloads to occur when Timer 2 overflows or negative transitions occur at T2EX when EXEN2 = 1. When either RCLK or TCLK = 1, this bit is ignored and the timer is forced to auto-reload on Timer 2 overflow. |                                                                                                                                                           |                |                 |                                   |               |                 |                              |               |  |  |  |

Table 5-3. AUXR: Auxiliary Register AUXR Address = 8EH Reset Value = XXX00X00B Not Bit Addressable \_ \_ WDIDLE DISRTO \_ EXTRAM DISALE \_ 7 Bit 6 5 4 3 2 1 0 Reserved for future expansion DISALE Disable/Enable ALE DISALE **Operating Mode** 0 ALE is emitted at a constant rate of 1/6 the oscillator frequency ALE is active only during a MOVX or MOVC instruction 1 Internal/External RAM access using MOVX @ Ri/@DPTR EXTRAM EXTRAM **Operating Mode** Internal ERAM (00H-FFH) access using MOVX @ Ri/@DPTR 0 1 External data memory access DISRTO Disable/Enable Reset out DISRTO **Operating Mode** 0 Reset pin is driven High after WDT times out 1 Reset pin is input only WDIDLE Disable/Enable WDT in IDLE mode WDIDLE **Operating Mode** 0 WDT continues to count in IDLE mode WDT halts counting in IDLE mode 1

#### Table 5-4. AUXR1: Auxiliary Register 1

| AUXR1 | Address = A2H Reset Value = XXXXXX0B |             |            |             |     |   |   |   |     |  |
|-------|--------------------------------------|-------------|------------|-------------|-----|---|---|---|-----|--|
|       | Not Bit Addressable                  |             |            |             |     |   |   |   |     |  |
|       |                                      | _           | -          | _           | _   | _ | _ | - | DPS |  |
|       | Bit                                  | 7           | 6          | 5           | 4   | 3 | 2 | 1 | 0   |  |
|       |                                      |             |            |             |     |   |   |   |     |  |
| -     | Reserved for                         | future expa | ansion     |             |     |   |   |   |     |  |
| DPS   | Data Pointer                         | Register Se | elect      |             |     |   |   |   |     |  |
|       | DPS                                  |             |            |             |     |   |   |   |     |  |
|       | 0                                    | Selects D   | PTR Regist | ers DP0L, D | P0H |   |   |   |     |  |
|       | 1 Selects DPTR Registers DP1L, DP1H  |             |            |             |     |   |   |   |     |  |





## 9. Using the WDT

To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid a WDT overflow. The 13-bit counter overflows when it reaches 8191 (1FFFH), and this will reset the device. When the WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must re-initialize the WDT at least every 8191 machine cycles. To re-initialize the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write-only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is 98xTOSC, where TOSC=1/FOSC. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

## 10. WDT During Power-down and Idle

In Power-down mode the oscillator stops, which means the WDT also stops. While in Powerdown mode, the user does not need to service the WDT. There are two methods of exiting Power-down mode: by a hardware reset or via a level-activated external interrupt which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, servicing the WDT should occur as it normally does whenever the AT89C51RC is reset. Exiting Power-down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service for the interrupt used to exit Power-down mode.

To ensure that the WDT does not overflow within a few states of exiting Power-down, it is best to reset the WDT just before entering Power-down mode.

Before going into the IDLE mode, the WDIDLE bit in SFR AUXR is used to determine whether the WDT continues to count if enabled. The WDT keeps counting during IDLE (WDIDLE bit = 0) as the default state. To prevent the WDT from resetting the AT89C51RC while in IDLE mode, the user should always set up a timer that will periodically exit IDLE, service the WDT, and reenter IDLE mode.

With WDIDLE bit enabled, the WDT will stop to count in IDLE mode and resumes the count upon exit from IDLE.

## 11. UART

The UART in the AT89C51RC operates the same way as the UART in the AT89C51 and AT89C52. For more detailed information on the UART operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF

#### 12. Timer 0 and 1

Timer 0 and Timer 1 in the AT89C51RC operate the same way as Timer 0 and Timer 1 in the AT89C51 and AT89C52. For further information on the timers' operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF

#### 13. Timer 2

Timer 2 is a 16-bit Timer/Counter that can operate as either a timer or an event counter. The type of operation is selected by bit  $C/\overline{T2}$  in the SFR T2CON (shown in Table 5-2). Timer 2 has three operating modes: capture, auto-reload (up or down counting), and baud rate generator. The modes are selected by bits in T2CON, as shown in Table 13-1.

Timer 2 consists of two 8-bit registers, TH2 and TL2. In the Timer function, the TL2 register is incremented every machine cycle. Since a machine cycle consists of 12 oscillator periods, the count rate is 1/12 of the oscillator frequency.

| RCLK +TCLK | CP/RL2 | TR2 | MODE                |
|------------|--------|-----|---------------------|
| 0          | 0      | 1   | 16-bit Auto-reload  |
| 0          | 1      | 1   | 16-bit Capture      |
| 1          | X      | 1   | Baud Rate Generator |
| Х          | X      | 0   | (Off)               |

Table 13-1. Timer 2 Operating Modes

In the Counter function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T2. In this function, the external input is sampled during S5P2 of every machine cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during S3P1 of the cycle following the one in which the transition was detected. Since two machine cycles (24 oscillator periods) are required to recognize a 1-to-0 transition, the maximum count rate is 1/24 of the oscillator frequency. To ensure that a given level is sampled at least once before it changes, the level should be held for at least one full machine cycle.

#### 13.1 Capture Mode

In the capture mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Timer 2 performs the same operation, but a 1-to-0 transition at external input T2EX also causes the current value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, like TF2, can generate an interrupt. The capture mode is illustrated in Figure 13-1.







#### Table 13-2. T2MOD—Timer 2 Mode Control Register

| T2MOD   | Address = 0 | C9H |   |   | Re | eset Value = X | XXX XX00B |      |
|---------|-------------|-----|---|---|----|----------------|-----------|------|
| Not Bit | Addressable |     |   |   |    |                |           |      |
|         | _           | _   | _ | _ | _  | _              | T2OE      | DCEN |
| Bit     | 7           | 6   | 5 | 4 | 3  | 2              | 1         | 0    |

| Symbol | Function                                                                 |
|--------|--------------------------------------------------------------------------|
| -      | Not implemented, reserved for future                                     |
| T2OE   | Timer 2 Output Enable bit                                                |
| DCEN   | When set, this bit allows Timer 2 to be configured as an up/down counter |









#### 14. Baud Rate Generator

Timer 2 is selected as the baud rate generator by setting TCLK and/or RCLK in T2CON (Table 5-2). Note that the baud rates for transmit and receive can be different if Timer 2 is used for the receiver or transmitter and Timer 1 is used for the other function. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode, as shown in Figure 14-1.

The baud rate generator mode is similar to the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in Modes 1 and 3 are determined by Timer 2's overflow rate according to the following equation.





Figure 14-1. Timer 2 in Baud Rate Generator Mode

The Timer can be configured for either timer or counter operation. In most applications, it is configured for timer operation (CP/T2 = 0). The timer operation is different for Timer 2 when it is used as a baud rate generator. Normally, as a timer, it increments every machine cycle (at 1/12 the oscillator frequency). As a baud rate generator, however, it increments every state time (at 1/2 the oscillator frequency). The baud rate formula is given below.

 $\frac{\text{Modes 1 and 3}}{\text{Baud Rate}} = \frac{\text{Oscillator Frequency}}{32 \text{ x } [65536-\text{RCAP2H},\text{RCAP2L}]}$ 

where (RCAP2H, RCAP2L) is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

Timer 2 as a baud rate generator is shown in Figure 14-1. This figure is valid only if RCLK or TCLK = 1 in T2CON. Note that a rollover in TH2 does not set TF2 and will not generate an inter-

rupt. Note too, that if EXEN2 is set, a 1-to-0 transition in T2EX will set EXF2 but will not cause a reload from (RCAP2H, RCAP2L) to (TH2, TL2). Thus when Timer 2 is in use as a baud rate generator, T2EX can be used as an extra external interrupt.

Note that when Timer 2 is running (TR2 = 1) as a timer in the baud rate generator mode, TH2 or TL2 should not be read from or written to. Under these conditions, the Timer is incremented every state time, and the results of a read or write may not be accurate. The RCAP2 registers may be read but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.

#### 15. Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 15-1. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency.

To configure the Timer/Counter 2 as a clock generator, bit  $C/\overline{T2}$  (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L), as shown in the following equation.

Clock-Out Frequency = 
$$\frac{\text{Oscillator Frequency}}{4 \times [65536-(\text{RCAP2H}, \text{RCAP2L})]}$$

In the clock-out mode, Timer 2 roll-overs will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.



Figure 15-1. Timer 2 in Clock-Out Mode

#### Figure 16-1. Interrupt Sources



## 17. Oscillator Characteristics

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 19-1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 19-2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clock-ing circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.

### 18. Idle Mode

In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special functions registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset.

Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory.





**Chip Erase Sequence:** Before the AT89C51RC can be reprogrammed, a Chip Erase operation needs to be performed. To erase the contents of the AT89C51RC, follow this sequence:

- 1. Raise V<sub>CC</sub> to 6.5V.
- 2. Pulse ALE/PROG once (duration of 200 ns 500 ns) and wait for 150 ms.
- 3. Power  $V_{CC}$  down and up to 6.5V.
- 4. Pulse ALE/PROG once (duration of 200 ns 500 ns) and wait for 150 ms.
- 5. Power V<sub>CC</sub> down and up.

**Data Polling:** The AT89C51RC features Data Polling to indicate the end of a write cycle. During a write cycle, an attempted read of the last byte written will result in the complement of the written data on P0.7. Once the write cycle has been completed, true data is valid on all outputs, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated.

**Ready/Busy:** The progress of byte programming can also be monitored by the RDY/BSY output signal. P3.0 is pulled low after ALE goes high during programming to indicate BUSY. P3.0 is pulled high again when programming is done to indicate READY.

**Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. The status of the individual lock bits can be verified directly by reading them back.

**Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 000H, 100H, and 200H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows:

(000H) = 1EH indicates manufactured by Atmel (100H) = 51H (200H) = 07H indicates 89C51RC

## 22. Programming Interface

Every code byte in the Flash array can be programmed by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most major worldwide programming vendors offer support for the Atmel AT89 microcontroller series. Please contact your local programming vendor for the appropriate software revision.

|                           |                 |     |      | ALE/ | EA/             |      |      |      |      |      | P0.7-0                 | P3.4 | P2.5-0  | P1.7-0 |
|---------------------------|-----------------|-----|------|------|-----------------|------|------|------|------|------|------------------------|------|---------|--------|
| Mode                      | V <sub>cc</sub> | RST | PSEN | PROG | V <sub>PP</sub> | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | Data                   |      | Address |        |
| Write Code Data           | 5V              | н   | L    | (1)  | 12 V            | L    | Н    | Н    | н    | н    | D <sub>IN</sub>        | A14  | A13-8   | A7-0   |
| Read Code Data            | 5V              | н   | L    | н    | H/12<br>V       | L    | L    | L    | н    | н    | D <sub>OUT</sub>       | A14  | A13-8   | A7-0   |
| Write Lock Bit 1          | 6.5V            | Н   | L    | (2)  | 12 V            | н    | Н    | Н    | н    | Н    | х                      | х    | х       | х      |
| Write Lock Bit 2          | 6.5V            | Н   | L    | (2)  | 12 V            | н    | Н    | Н    | L    | L    | х                      | х    | х       | х      |
| Write Lock Bit 3          | 6.5V            | н   | L    | (2)  | 12 V            | н    | L    | Н    | Н    | L    | х                      | х    | х       | х      |
| Read Lock Bits<br>1, 2, 3 | 5V              | н   | L    | н    | Н               | н    | н    | L    | н    | L    | P0.2,<br>P0.3,<br>P0.4 | х    | х       | х      |
| Chip Erase                | 6.5V            | н   | L    | (3)  | 12V             | н    | L    | Н    | L    | L    | х                      | х    | х       | х      |
| Read Atmel ID             | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 1EH                    | Х    | XX 0000 | 00H    |
| Read Device ID            | 5V              | н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 51H                    | х    | XX 0001 | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 07H                    | х    | XX 0010 | 00H    |

 Table 22-1.
 Flash Programming Modes

Notes: 1. Write Code Data requires a 200 ns PROG pulse.

2. Write Lock Bits requires a 100 µs PROG pulse.

3. Chip Erase requires a 200 ns - 500 ns PROG pulse.

4. RDY/BSY signal is output on P3.0 during programming.



# 23. Flash Programming and Verification Characteristics

 $T_{\rm A}$  = 20°C to 30°C,  $V_{\rm CC}$  = 4.5V to 5.5V

| Symbol              | Parameter                             | Min                 | Мах                 | Units |
|---------------------|---------------------------------------|---------------------|---------------------|-------|
| V <sub>PP</sub>     | Programming Supply Voltage            | 11.5                | 12.5                | V     |
| I <sub>PP</sub>     | Programming Supply Current            |                     | 10                  | mA    |
| I <sub>CC</sub>     | V <sub>CC</sub> Supply Current        |                     | 30                  | mA    |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                  | 3                   | 33                  | MHz   |
| t <sub>AVGL</sub>   | Address Setup to PROG Low             | 48t <sub>CLCL</sub> |                     |       |
| t <sub>GHAX</sub>   | Address Hold after PROG               | 48t <sub>CLCL</sub> |                     |       |
| t <sub>DVGL</sub>   | Data Setup to PROG Low                | 48t <sub>CLCL</sub> |                     |       |
| t <sub>GHDX</sub>   | Data Hold after PROG                  | 48t <sub>CLCL</sub> |                     |       |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) High to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |       |
| t <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low     | 10                  |                     | μs    |
| t <sub>GHSL</sub>   | V <sub>PP</sub> Hold after PROG       | 10                  |                     | μs    |
| t <sub>GLGH</sub>   | PROG Width                            | 0.2                 | 1                   | μs    |
| t <sub>AVQV</sub>   | Address to Data Valid                 |                     | 48t <sub>CLCL</sub> |       |
| t <sub>ELQV</sub>   | ENABLE Low to Data Valid              |                     | 48t <sub>CLCL</sub> |       |
| t <sub>EHQZ</sub>   | Data Float after ENABLE               | 0                   | 48t <sub>CLCL</sub> |       |
| t <sub>GHBL</sub>   | PROG High to BUSY Low                 |                     | 1.0                 | μs    |
| t <sub>WC</sub>     | Byte Write Cycle Time                 |                     | 80                  | μs    |



# 27. Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C                       |
|-----------------------------------------------------------|
| Storage Temperature65°C to +150°C                         |
| Voltage on Any Pin<br>with Respect to Ground1.0V to +7.0V |
| Maximum Operating Voltage 6.6V                            |
| DC Output Current 15.0 mA                                 |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# 28. DC Characteristics

The values shown in this table are valid for  $T_A = -40^{\circ}$ C to 85°C and  $V_{CC} = 4.0$ V to 5.5V, unless otherwise noted.

| Symbol           | Parameter                                                | Condition                                          | Min                      | Max                      | Units |
|------------------|----------------------------------------------------------|----------------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>IL</sub>  | Input Low-voltage                                        | (Except EA)                                        | -0.5                     | 0.2 V <sub>CC</sub> -0.1 | V     |
| V <sub>IL1</sub> | Input Low-voltage (EA)                                   |                                                    | -0.5                     | 0.2 V <sub>CC</sub> -0.3 | V     |
| V <sub>IH</sub>  | Input High-voltage                                       | (Except XTAL1, RST)                                | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5     | V     |
| V <sub>IH1</sub> | Input High-voltage                                       | (XTAL1, RST)                                       | 0.7 V <sub>CC</sub>      | V <sub>CC</sub> +0.5     | V     |
| V <sub>OL</sub>  | Output Low-voltage <sup>(1)</sup> (Ports 1,2,3)          | I <sub>OL</sub> = 1.6 mA                           |                          | 0.45                     | V     |
| V <sub>OL1</sub> | Output Low-voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 3.2 mA                           |                          | 0.45                     | V     |
| V <sub>OH</sub>  | Output High-voltage<br>(Ports 1,2,3, ALE, PSEN)          | $I_{OH} = -60 \ \mu A, \ V_{CC} = 5V \pm 10\%$ 2.4 |                          |                          | V     |
|                  |                                                          | Ι <sub>OH</sub> = -25 μΑ                           | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | I <sub>OH</sub> = -10 μA                           | 0.9 V <sub>CC</sub>      |                          | V     |
| V <sub>OH1</sub> | Output High-voltage<br>(Port 0 in External Bus Mode)     | $I_{OH}$ = -800 µA, $V_{CC}$ = 5V ±10%             | 2.4                      |                          | V     |
|                  |                                                          | I <sub>OH</sub> = -300 μA                          | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | I <sub>OH</sub> = -80 μA                           | 0.9 V <sub>CC</sub>      |                          | V     |
| I <sub>IL</sub>  | Logical 0 Input Current (Ports 1,2,3)                    | V <sub>IN</sub> = 0.45V                            |                          | -50                      | μA    |
| I <sub>TL</sub>  | Logical 1 to 0 Transition Current (Ports 1,2,3)          | $V_{\rm IN}$ = 2V, $V_{\rm CC}$ = 5V $\pm 10\%$    |                          | -650                     | μA    |
| ILI              | Input Leakage Current (Port 0, EA)                       | 0.45 < V <sub>IN</sub> < V <sub>CC</sub>           |                          | ±10                      | μA    |
| RRST             | Reset Pull-down Resistor                                 |                                                    | 10                       | 30                       | kΩ    |
| C <sub>IO</sub>  | Pin Capacitance                                          | Test Freq. = 1 MHz, T <sub>A</sub> = 25°C          |                          | 10                       | pF    |
| I <sub>CC</sub>  | Devices Crimely Criment                                  | Active Mode, 12 MHz                                |                          | 25                       | mA    |
|                  | Power Supply Current                                     | Idle Mode, 12 MHz                                  |                          | 6.5                      | mA    |
|                  | Power-down Mode <sup>(1)</sup>                           | $V_{CC} = 5.5V$                                    |                          | 100                      | μA    |

Notes: 1. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA

Maximum  $I_{OL}$  per 8-bit port:

Port 0: 26 mA Ports 1, 2, 3: 15 mA

Maximum total  $I_{\mbox{\scriptsize OL}}$  for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{\text{CC}}$  for Power-down is 2V.



# 30. External Program Memory Read Cycle



# 31. External Data Memory Read Cycle





# 35. Serial Port Timing: Shift Register Mode Test Conditions

The values in this table are valid for  $V_{CC}$  = 4.0V to 5.5V and Load Capacitance = 80 pF.

|                   |                                          | 12 MHz Osc |     | Variable Oscillator       |                           |       |
|-------------------|------------------------------------------|------------|-----|---------------------------|---------------------------|-------|
| Symbol            | Parameter                                | Min        | Мах | Min                       | Max                       | Units |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time             | 1.0        |     | 12t <sub>CLCL</sub>       |                           | μs    |
| t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge   | 700        |     | 10t <sub>CLCL</sub> - 133 |                           | ns    |
| t <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 50         |     | 2t <sub>CLCL</sub> - 80   |                           | ns    |
| t <sub>XHDX</sub> | Input Data Hold after Clock Rising Edge  | 0          |     | 0                         |                           | ns    |
| t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid    |            | 700 |                           | 10t <sub>CLCL</sub> - 133 | ns    |

# 36. Shift Register Mode Timing Waveforms



# **37. AC Testing Input/Output Waveforms**<sup>(1)</sup>



Note: 1. AC Inputs during testing are driven at  $V_{CC}$  - 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at  $V_{IH}$  min. for a logic 1 and  $V_{IL}$  max. for a logic 0.

# 38. Float Waveforms<sup>(1)</sup>



Note: 1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.



## 40. Package Information

#### 40.1 44A – TQFP







#### 40.2 44J - PLCC



# AT89C51RC

#### 40.3 40P6 – PDIP



