



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                          |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | ARM7®                                                           |
| Core Size                  | 16/32-Bit                                                       |
| Speed                      | 55MHz                                                           |
| Connectivity               | I <sup>2</sup> C, SPI, SSC, UART/USART, USB                     |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                      |
| Number of I/O              | 32                                                              |
| Program Memory Size        | 256KB (256K x 8)                                                |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 64K x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                   |
| Data Converters            | A/D 8x10b                                                       |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 64-VFQFN Exposed Pad                                            |
| Supplier Device Package    | 64-QFN (9x9)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at91sam7s256c-mu-999 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Fully Static Operation: Up to 55 MHz at 1.65V and 85 C Worst Case Conditions
- Available in 64-lead LQFP Green or 64-pad QFN Green Package (SAM7S512/256/128/64/321/161) and 48-lead LQFP Green or 48-pad QFN Green Package (SAM7S32/16)

## 1. Description

Atmel's SAM7S is a series of low pincount Flash microcontrollers based on the 32-bit ARM RISC processor. It features a high-speed Flash and an SRAM, a large set of peripherals, including a USB 2.0 device (except for the SAM7S32 and SAM7S16), and a complete set of system functions minimizing the number of external components. The device is an ideal migration path for 8-bit microcontroller users looking for additional performance and extended memory.

The embedded Flash memory can be programmed in-system via the JTAG-ICE interface or via a parallel interface on a production programmer prior to mounting. Built-in lock bits and a security bit protect the firmware from accidental overwrite and preserves its confidentiality.

The SAM7S Series system controller includes a reset controller capable of managing the power-on sequence of the microcontroller and the complete system. Correct device operation can be monitored by a built-in brownout detector and a watchdog running off an integrated RC oscillator.

The SAM7S Series are general-purpose microcontrollers. Their integrated USB Device port makes them ideal devices for peripheral applications requiring connectivity to a PC or cellular phone. Their aggressive price point and high level of integration pushes their scope of use far into the cost-sensitive, high-volume consumer market.

# 1.1 Configuration Summary of the SAM7S512, SAM7S256, SAM7S128, SAM7S64, SAM7S321, SAM7S32, SAM7S161 and SAM7S16

The SAM7S512, SAM7S256, SAM7S128, SAM7S64, SAM7S321, SAM7S32, SAM7S161 and SAM7S16 differ in memory size, peripheral set and package. Table 1-1 summarizes the configuration of the six devices.

Except for the SAM7S32/16, all other SAM7S devices are package and pinout compatible.

| SAM7S512 | 512 Kbytes | Master           | dual plane   | 64 Kbytes | 1              | 2 <sup>(1) (2)</sup> | 2 | 11 | 3                | Yes | 32 | LQFP/<br>QFN 64 |
|----------|------------|------------------|--------------|-----------|----------------|----------------------|---|----|------------------|-----|----|-----------------|
| SAM7S256 | 256 Kbytes | Master           | single plane | 64 Kbytes | 1              | 2 <sup>(1) (2)</sup> | 2 | 11 | 3                | Yes | 32 | LQFP/<br>QFN 64 |
| SAM7S128 | 128 Kbytes | Master           | single plane | 32 Kbytes | 1              | 2 <sup>(1) (2)</sup> | 2 | 11 | 3                | Yes | 32 | LQFP/<br>QFN 64 |
| SAM7S64  | 64 Kbytes  | Master           | single plane | 16 Kbytes | 1              | 2 <sup>(2)</sup>     | 2 | 11 | 3                | Yes | 32 | LQFP/<br>QFN 64 |
| SAM7S321 | 32 Kbytes  | Master           | single plane | 8 Kbytes  | 1              | 2 <sup>(2)</sup>     | 2 | 11 | 3                | Yes | 32 | LQFP/<br>QFN 64 |
| SAM7S32  | 32 Kbytes  | Master           | single plane | 8 Kbytes  | not<br>present | 1                    | 1 | 9  | 3 <sup>(3)</sup> | Yes | 21 | LQFP/<br>QFN 48 |
| SAM7S161 | 16 Kbytes  | Master/<br>Slave | single plane | 4 Kbytes  | 1              | 2 <sup>(2)</sup>     | 2 | 11 | 3                | No  | 32 | LQFP            |
| SAM7S16  | 16 Kbytes  | Master/<br>Slave | single plane | 4 Kbytes  | not<br>present | 1                    | 1 | 9  | 3 <sup>(3)</sup> | No  | 21 | LQFP/<br>QFN 48 |

### Table 1-1. Configuration Summary

Notes: 1. Fractional Baud Rate.

2. Full modem line support on USART1.

3. Only two TC channels are accessible through the PIO.

| Table 5-1. Sigila | Description List (Continued)      |        |     |                                           |
|-------------------|-----------------------------------|--------|-----|-------------------------------------------|
|                   |                                   |        |     |                                           |
|                   |                                   |        |     |                                           |
| DDM               | USB Device Port Data -            | Analog |     | not present on SAM7S32/16                 |
| DDP               | USB Device Port Data +            | Analog |     | not present on SAM7S32/16                 |
| SCK0 - SCK1       | Serial Clock                      | I/O    |     | SCK1 not present on SAM7S32/16            |
| TXD0 - TXD1       | Transmit Data                     | I/O    |     | TXD1 not present on SAM7S32/16            |
| RXD0 - RXD1       | Receive Data                      | Input  |     | RXD1 not present on SAM7S32/16            |
| RTS0 - RTS1       | Request To Send                   | Output |     | RTS1 not present on SAM7S32/16            |
| CTS0 - CTS1       | Clear To Send                     | Input  |     | CTS1 not present on SAM7S32/16            |
| DCD1              | Data Carrier Detect               | Input  |     | not present on SAM7S32/16                 |
| DTR1              | Data Terminal Ready               | Output |     | not present on SAM7S32/16                 |
| DSR1              | Data Set Ready                    | Input  |     | not present on SAM7S32/16                 |
| RI1               | Ring Indicator                    | Input  |     | not present on SAM7S32/16                 |
|                   |                                   |        |     |                                           |
| TD                | Transmit Data                     | Output |     |                                           |
| RD                | Receive Data                      | Input  |     |                                           |
| ТК                | Transmit Clock                    | I/O    |     |                                           |
| RK                | Receive Clock                     | I/O    |     |                                           |
| TF                | Transmit Frame Sync               | I/O    |     |                                           |
| RF                | Receive Frame Sync                | I/O    |     |                                           |
|                   |                                   |        |     |                                           |
| TCLK0 - TCLK2     | External Clock Inputs             | Input  |     | TCLK1 and TCLK2 not present on SAM7S32/16 |
| TIOA0 - TIOA2     | I/O Line A                        | I/O    |     | TIOA2 not present on SAM7S32/16           |
| TIOB0 - TIOB2     | I/O Line B                        | I/O    |     | TIOB2 not present on SAM7S32/16           |
| PWM0 - PWM3       | PWM Channels                      | Output |     |                                           |
|                   |                                   | Calpar |     |                                           |
| MISO              | Master In Slave Out               | I/O    |     |                                           |
| MOSI              | Master Out Slave In               | I/O    |     |                                           |
| SPCK              | SPI Serial Clock                  | I/O    |     |                                           |
| NPCS0             | SPI Peripheral Chip Select 0      | I/O    | Low |                                           |
| NPCS1-NPCS3       | SPI Peripheral Chip Select 1 to 3 | Output | Low |                                           |

### Table 3-1. Signal Description List (Continued)

## 4. Package and Pinout

The SAM7S512/256/128/64/321 are available in a 64-lead LQFP or 64-pad QFN package.

The SAM7S161 is available in a 64-Lead LQFP package.

The SAM7S32/16 are available in a 48-lead LQFP or 48-pad QFN package.

## 4.1 64-lead LQFP and 64-pad QFN Package Outlines

Figure 4-1 and Figure 4-2 show the orientation of the 64-lead LQFP and the 64-pad QFN package. A detailed mechanical description is given in the section Mechanical Characteristics of the full datasheet.

### Figure 4-1. 64-lead LQFP Package (Top View)



Figure 4-2. 64-pad QFN Package (Top View)



#### 4.2 64-lead LQFP and 64-pad QFN Pinout

| 1     | ADVREF                                                                 |  | 17 | GND           |  | 33 | TDI         |  |  |
|-------|------------------------------------------------------------------------|--|----|---------------|--|----|-------------|--|--|
| 2     | GND                                                                    |  | 18 | VDDIO         |  | 34 | PA6/PGMNOE  |  |  |
| 3     | AD4                                                                    |  | 19 | PA16/PGMD4    |  | 35 | PA5/PGMRDY  |  |  |
| 4     | AD5                                                                    |  | 20 | PA15/PGMD3    |  | 36 | PA4/PGMNCMD |  |  |
| 5     | AD6                                                                    |  | 21 | PA14/PGMD2    |  | 37 | PA27/PGMD15 |  |  |
| 6     | AD7                                                                    |  | 22 | PA13/PGMD1    |  | 38 | PA28        |  |  |
| 7     | VDDIN                                                                  |  | 23 | PA24/PGMD12   |  | 39 | NRST        |  |  |
| 8     | VDDOUT                                                                 |  | 24 | VDDCORE       |  | 40 | TST         |  |  |
| 9     | PA17/PGMD5/AD0                                                         |  | 25 | PA25/PGMD13   |  | 41 | PA29        |  |  |
| 10    | PA18/PGMD6/AD1                                                         |  | 26 | PA26/PGMD14   |  | 42 | PA30        |  |  |
| 11    | PA21/PGMD9                                                             |  | 27 | PA12/PGMD0    |  | 43 | PA3         |  |  |
| 12    | VDDCORE                                                                |  | 28 | PA11/PGMM3    |  | 44 | PA2/PGMEN2  |  |  |
| 13    | PA19/PGMD7/AD2                                                         |  | 29 | PA10/PGMM2    |  | 45 | VDDIO       |  |  |
| 14    | PA22/PGMD10                                                            |  | 30 | PA9/PGMM1     |  | 46 | GND         |  |  |
| 15    | PA23/PGMD11                                                            |  | 31 | PA8/PGMM0     |  | 47 | PA1/PGMEN1  |  |  |
| 16    | PA20/PGMD8/AD3                                                         |  | 32 | PA7/PGMNVALID |  | 48 | PA0/PGMEN0  |  |  |
| Note: | Late: 1. The bottom had of the OEN backage must be connected to ground |  |    |               |  |    |             |  |  |

| Table 4-1. SAW/3512/250/120/04/521/101 Fillout | Table 4-1. | SAM7S512/256/128/64/321/161 Pinout <sup>(1</sup> |
|------------------------------------------------|------------|--------------------------------------------------|
|------------------------------------------------|------------|--------------------------------------------------|

| 49 | TDO       |
|----|-----------|
| 50 | JTAGSEL   |
| 51 | TMS       |
| 52 | PA31      |
| 53 | TCK       |
| 54 | VDDCORE   |
| 55 | ERASE     |
| 56 | DDM       |
| 57 | DDP       |
| 58 | VDDIO     |
| 59 | VDDFLASH  |
| 60 | GND       |
| 61 | XOUT      |
| 62 | XIN/PGMCK |
| 63 | PLLRC     |
| 64 | VDDPLL    |

Note: 1. The bottom pad of the QFN package must be connected to ground.

## 5. Power Considerations

### 5.1 Power Supplies

The SAM7S Series has six types of power supply pins and integrates a voltage regulator, allowing the device to be supplied with only one voltage. The six power supply pin types are:

- VDDIN pin. It powers the voltage regulator and the ADC; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDOUT pin. It is the output of the 1.8V voltage regulator.
- VDDIO pin. It powers the I/O lines and the USB transceivers; dual voltage range is supported. Ranges from 3.0V to 3.6V, 3.3V nominal or from 1.65V to 1.95V, 1.8V nominal. Note that supplying less than 3.0V to VDDIO prevents any use of the USB transceivers.
- VDDFLASH pin. It powers a part of the Flash and is required for the Flash to operate correctly; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDCORE pins. They power the logic of the device; voltage ranges from 1.65V to 1.95V, 1.8V typical. It can be connected to the VDDOUT pin with decoupling capacitor. VDDCORE is required for the device, including its embedded Flash, to operate correctly.

During startup, core supply voltage (VDDCORE) slope must be superior or equal to 6V/ms.

• VDDPLL pin. It powers the oscillator and the PLL. It can be connected directly to the VDDOUT pin.

No separate ground pins are provided for the different power supplies. Only GND pins are provided and should be connected as shortly as possible to the system ground plane.

In order to decrease current consumption, if the voltage regulator and the ADC are not used, VDDIN, ADVREF, AD4, AD5, AD6 and AD7 should be connected to GND. In this case VDDOUT should be left unconnected.

### 5.2 Power Consumption

The SAM7S Series has a static current of less than 60  $\mu$ A on VDDCORE at 25°C, including the RC oscillator, the voltage regulator and the power-on reset. When the brown-out detector is activated, 20  $\mu$ A static current is added.

The dynamic power consumption on VDDCORE is less than 50 mA at full speed when running out of the Flash. Under the same conditions, the power consumption on VDDFLASH does not exceed 10 mA.

### 5.3 Voltage Regulator

The SAM7S Series embeds a voltage regulator that is managed by the System Controller.

In Normal Mode, the voltage regulator consumes less than 100 µA static current and draws 100 mA of output current.

The voltage regulator also has a Low-power Mode. In this mode, it consumes less than 25 µA static current and draws 1 mA of output current.

Adequate output supply decoupling is mandatory for VDDOUT to reduce ripple and avoid oscillations. The best way to achieve this is to use two capacitors in parallel: one external 470 pF (or 1 nF) NPO capacitor must be connected between VDDOUT and GND as close to the chip as possible. One external 2.2  $\mu$ F (or 3.3  $\mu$ F) X7R capacitor must be connected between VDDOUT and GND.

Adequate input supply decoupling is mandatory for VDDIN in order to improve startup stability and reduce source voltage drop. The input decoupling capacitor should be placed close to the chip. For example, two capacitors can be used in parallel: 100 nF NPO and 4.7 µF X7R.

### 5.4 Typical Powering Schematics

The SAM7S Series supports a 3.3V single supply mode. The internal regulator is connected to the 3.3V source and its output feeds VDDCORE and the VDDPLL. Figure 5-1 shows the power schematics to be used for USB bus-powered systems.



Figure 5-1. 3.3V System Single Power Supply Schematic



## 7. Processor and Architecture

### 7.1 ARM7TDMI Processor

- RISC processor based on ARMv4T Von Neumann architecture
  - Runs at up to 55 MHz, providing 0.9 MIPS/MHz
- Two instruction sets
  - ARM<sup>®</sup> high-performance 32-bit instruction set
  - Thumb<sup>®</sup> high code density 16-bit instruction set
- Three-stage pipeline architecture
  - Instruction Fetch (F)
  - Instruction Decode (D)
  - Execute (E)

### 7.2 Debug and Test Features

- Integrated EmbeddedICE<sup>™</sup> (embedded in-circuit emulator)
  - Two watchpoint units
  - Test access port accessible through a JTAG protocol
  - Debug communication channel
  - Debug Unit
    - Two-pin UART
    - Debug communication channel interrupt handling
    - Chip ID Register
- IEEE1149.1 JTAG Boundary-scan on all digital pins

### 7.3 Memory Controller

- Bus Arbiter
  - Handles requests from the ARM7TDMI and the Peripheral DMA Controller
- Address decoder provides selection signals for
  - Three internal 1 Mbyte memory areas
  - One 256 Mbyte embedded peripheral area
- Abort Status Registers
  - Source, Type and all parameters of the access leading to an abort are saved
  - Facilitates debug by detection of bad pointers
- Misalignment Detector
  - Alignment checking of all data accesses
  - Abort generation in case of misalignment
- Remap Command
  - Remaps the SRAM in place of the embedded non-volatile memory
  - Allows handling of dynamic exception vectors
- Embedded Flash Controller
  - Embedded Flash interface, up to three programmable wait states
  - Prefetch buffer, buffering and anticipating the 16-bit requests, reducing the required wait states
  - Key-protected program, erase and lock/unlock sequencer
  - Single command for erasing, programming and locking operations
  - Interrupt generation in case of forbidden operation

### 8.8 Embedded Flash

### 8.8.1 Flash Overview

- The Flash of the SAM7S512 is organized in two banks (dual plane) of 1024 pages of 256 bytes. The 524,288 bytes are organized in 32-bit words.
- The Flash of the SAM7S256 is organized in 1024 pages (single plane) of 256 bytes. The 262,144 bytes are organized in 32-bit words.
- The Flash of the SAM7S128 is organized in 512 pages (single plane) of 256 bytes. The 131,072 bytes are organized in 32-bit words.
- The Flash of the SAM7S64 is organized in 512 pages (single plane) of 128 bytes. The 65,536 bytes are organized in 32-bit words.
- The Flash of the SAM7S321/32 is organized in 256 pages (single plane) of 128 bytes. The 32,768 bytes are organized in 32-bit words.
- The Flash of the SAM7S161/16 is organized in 256 pages (single plane) of 64 bytes. The 16,384 bytes are organized in 32-bit words.
- The Flash of the SAM7S512/256/128 contains a 256-byte write buffer, accessible through a 32-bit interface.
- The Flash of the SAM7S64/321/32/161/16 contains a 128-byte write buffer, accessible through a 32-bit interface.

The Flash benefits from the integration of a power reset cell and from the brownout detector. This prevents code corruption during power supply changes, even in the worst conditions.

When Flash is not used (read or write access), it is automatically placed into standby mode.

### 8.8.2 Embedded Flash Controller

The Embedded Flash Controller (EFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped within the Memory Controller on the APB. The User Interface allows:

- programming of the access parameters of the Flash (number of wait states, timings, etc.)
- starting commands such as full erase, page erase, page program, NVM bit set, NVM bit clear, etc.
- getting the end status of the last command
- getting error status
- programming interrupts on the end of the last commands or on errors

The Embedded Flash Controller also provides a dual 32-bit prefetch buffer that optimizes 16-bit access to the Flash. This is particularly efficient when the processor is running in Thumb mode.

Two EFCs are embedded in the SAM7S512 to control each bank of 256 Kbytes. Dual plane organization allows concurrent Read and Program. Read from one memory plane may be performed even while program or erase functions are being executed in the other memory plane.

One EFC is embedded in the SAM7S256/128/64/32/321/161/16 to control the single plane 256/128/64/32/16 Kbytes.

### Figure 9-4. Power Management Controller Block Diagram



### 9.4 Advanced Interrupt Controller

- Controls the interrupt lines (nIRQ and nFIQ) of an ARM Processor
- Individually maskable and vectored interrupt sources
  - Source 0 is reserved for the Fast Interrupt Input (FIQ)
  - Source 1 is reserved for system peripherals RTT, PIT, EFC, PMC, DBGU, etc.)
  - Other sources control the peripheral interrupts or external interrupts
  - Programmable edge-triggered or level-sensitive internal sources
  - Programmable positive/negative edge-triggered or high/low level-sensitive external sources
- 8-level Priority Controller
  - Drives the normal interrupt of the processor
  - Handles priority of the interrupt sources
  - Higher priority interrupts can be served during service of lower priority interrupt
- Vectoring
  - Optimizes interrupt service routine branch and execution
  - One 32-bit vector register per interrupt source
  - Interrupt vector register reads the corresponding current interrupt vector
- Protect Mode
  - Easy debugging by preventing automatic operations
- Fast Forcing
  - Permits redirecting any interrupt source on the fast interrupt
- General Interrupt Mask
  - Provides processor synchronization on events without triggering an interrupt

### 9.5 Debug Unit

- Comprises:
  - One two-pin UART
  - One Interface for the Debug Communication Channel (DCC) support

## 10. Peripherals

### 10.1 User Interface

The User Peripherals are mapped in the 256 MBytes of address space between 0xF000 0000 and 0xFFFF EFFF. Each peripheral is allocated 16 Kbytes of address space.

A complete memory map is provided in Figure 8-1 on page 20.

### 10.2 Peripheral Identifiers

The SAM7S Series embeds a wide range of peripherals. Table 10-1 defines the Peripheral Identifiers of the SAM7S512/256/128/64/321/161. Table 10-2 defines the Peripheral Identifiers of the SAM7S32/16. A peripheral identifier is required for the control of the peripheral interrupt with the Advanced Interrupt Controller and for the control of the peripheral clock with the Power Management Controller.

| 0       | AIC                 | Advanced Interrupt Controller | FIQ  |
|---------|---------------------|-------------------------------|------|
| 1       | SYSC <sup>(1)</sup> | System                        |      |
| 2       | PIOA                | Parallel I/O Controller A     |      |
| 3       | Reserved            |                               |      |
| 4       | ADC <sup>(1)</sup>  | Analog-to Digital Converter   |      |
| 5       | SPI                 | Serial Peripheral Interface   |      |
| 6       | US0                 | USART 0                       |      |
| 7       | US1                 | USART 1                       |      |
| 8       | SSC                 | Synchronous Serial Controller |      |
| 9       | TWI                 | Two-wire Interface            |      |
| 10      | PWMC                | PWM Controller                |      |
| 11      | UDP                 | USB Device Port               |      |
| 12      | TC0                 | Timer/Counter 0               |      |
| 13      | TC1                 | Timer/Counter 1               |      |
| 14      | TC2                 | Timer/Counter 2               |      |
| 15 - 29 | Reserved            |                               |      |
| 30      | AIC                 | Advanced Interrupt Controller | IRQ0 |
| 31      | AIC                 | Advanced Interrupt Controller | IRQ1 |

### Table 10-1. Peripheral Identifiers (SAM7S512/256/128/64/321/161)

Note: 1. Setting SYSC and ADC bits in the clock set/clear registers of the PMC has no effect. The System Controller is continuously clocked. The ADC clock is automatically started for the first conversion. In Sleep Mode the ADC clock is automatically stopped after each conversion.

Note: 1. Setting SYSC and ADC bits in the clock set/clear registers of the PMC has no effect. The System Controller is continuously clocked. The ADC clock is automatically started for the first conversion. In Sleep Mode the ADC clock is automatically stopped after each conversion.

## 10.4 PIO Controller A Multiplexing

### Table 10-3. Multiplexing on PIO Controller A (SAM7S512/256/128/64/321/161)

| PA0  | PWM0  | TIOA0 | High-Drive |  |
|------|-------|-------|------------|--|
| PA1  | PWM1  | TIOB0 | High-Drive |  |
| PA2  | PWM2  | SCK0  | High-Drive |  |
| PA3  | TWD   | NPCS3 | High-Drive |  |
| PA4  | ТѠСК  | TCLK0 |            |  |
| PA5  | RXD0  | NPCS3 |            |  |
| PA6  | TXD0  | PCK0  |            |  |
| PA7  | RTS0  | PWM3  |            |  |
| PA8  | CTS0  | ADTRG |            |  |
| PA9  | DRXD  | NPCS1 |            |  |
| PA10 | DTXD  | NPCS2 |            |  |
| PA11 | NPCS0 | PWM0  |            |  |
| PA12 | MISO  | PWM1  |            |  |
| PA13 | MOSI  | PWM2  |            |  |
| PA14 | SPCK  | PWM3  |            |  |
| PA15 | TF    | TIOA1 |            |  |
| PA16 | ТК    | TIOB1 |            |  |
| PA17 | TD    | PCK1  | AD0        |  |
| PA18 | RD    | PCK2  | AD1        |  |
| PA19 | RK    | FIQ   | AD2        |  |
| PA20 | RF    | IRQ0  | AD3        |  |
| PA21 | RXD1  | PCK1  |            |  |
| PA22 | TXD1  | NPCS3 |            |  |
| PA23 | SCK1  | PWM0  |            |  |
| PA24 | RTS1  | PWM1  |            |  |
| PA25 | CTS1  | PWM2  |            |  |
| PA26 | DCD1  | TIOA2 |            |  |
| PA27 | DTR1  | TIOB2 |            |  |
| PA28 | DSR1  | TCLK1 |            |  |
| PA29 | RI1   | TCLK2 |            |  |
| PA30 | IRQ1  | NPCS2 |            |  |
| PA31 | NPCS1 | PCK2  |            |  |

### Table 10-4. Multiplexing on PIO Controller A (SAM7S32/16)

| PA0  | PWM0  | TIOA0 | High-Drive |      |
|------|-------|-------|------------|------|
| PA1  | PWM1  | TIOB0 | High-Drive |      |
| PA2  | PWM2  | SCK0  | High-Drive |      |
| PA3  | TWD   | NPCS3 | High-Drive |      |
| PA4  | ТѠСК  | TCLK0 |            |      |
| PA5  | RXD0  | NPCS3 |            |      |
| PA6  | TXD0  | PCK0  |            |      |
| PA7  | RTS0  | PWM3  |            |      |
| PA8  | CTS0  | ADTRG |            |      |
| PA9  | DRXD  | NPCS1 |            |      |
| PA10 | DTXD  | NPCS2 |            |      |
| PA11 | NPCS0 | PWM0  |            |      |
| PA12 | MISO  | PWM1  |            |      |
| PA13 | MOSI  | PWM2  |            |      |
| PA14 | SPCK  | PWM3  |            |      |
| PA15 | TF    | TIOA1 |            |      |
| PA16 | тк    | TIOB1 |            |      |
| PA17 | TD    | PCK1  | AD0        |      |
| PA18 | RD    | PCK2  | AD1        |      |
| PA19 | RK    | FIQ   | AD2        |      |
| PA20 | RF    | IRQ0  | AD3        | <br> |

### 10.5 Serial Peripheral Interface

- Supports communication with external serial devices
  - Four chip selects with external decoder allow communication with up to 15 peripherals
  - Serial memories, such as DataFlash® and 3-wire EEPROMs
  - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors
  - External co-processors
- Master or slave serial peripheral bus interface
  - 8- to 16-bit programmable data length per chip select
  - Programmable phase and polarity per chip select
  - Programmable transfer delays between consecutive transfers and between clock and data per chip select
  - Programmable delay between consecutive transfers
  - Selectable mode fault detection
  - Maximum frequency at up to Master Clock

### 10.6 Two-wire Interface

- Master Mode only (SAM7S512/256/128/64/321/32)
- Master, Multi-Master and Slave Mode support (SAM7S161/16)
- General Call supported in Slave Mode (SAM7S161/16)
- Compatibility with I<sup>2</sup>C compatible devices (refer to the TWI sections of the datasheet)
- One, two or three bytes internal address registers for easy Serial Memory access
- 7-bit or 10-bit slave addressing
- Sequential read/write operations

### 10.7 USART

- Programmable Baud Rate Generator
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode
  - 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB or LSB first
  - Optional break generation and detection
  - By 8 or by 16 over-sampling receiver frequency
  - Hardware handshaking RTS CTS
  - Modem Signals Management DTR-DSR-DCD-RI on USART1 (not present on SAM7S32/16)
  - Receiver time-out and transmitter timeguard
  - Multi-drop Mode with address generation and detection
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards
  - NACK handling, error counter with repetition and iteration limit
- IrDA modulation and demodulation
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo

### 10.8 Serial Synchronous Controller

- Provides serial synchronous communication links used in audio and telecom applications
- Contains an independent receiver and transmitter and a common clock divider
- Offers a configurable frame sync and data length
- Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal
- Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal

### 10.9 Timer Counter

- Three 16-bit Timer Counter Channels
  - Two output compare or one input capture per channel (except for SAM7S32/16 which have only two channels connected to the PIO)
- Wide range of functions including:
  - Frequency measurement
  - Event counting
  - Interval measurement
  - Pulse generation
  - Delay timing
  - Pulse Width Modulation
  - Up/down capabilities
- Each channel is user-configurable and contains:
  - Three external clock inputs (The SAM7S32/16 have one)
  - Five internal clock inputs, as defined in Table 10-5

### Table 10-5. Timer Counter Clocks Assignment

| TIMER_CLOCK1 | MCK/2    |
|--------------|----------|
| TIMER_CLOCK2 | MCK/8    |
| TIMER_CLOCK3 | MCK/32   |
| TIMER_CLOCK4 | MCK/128  |
| TIMER_CLOCK5 | MCK/1024 |

- Two multi-purpose input/output signals
- Two global registers that act on all three TC channels

### 10.10 PWM Controller

- Four channels, one 16-bit counter per channel
- Common clock generator, providing thirteen different clocks
  - One Modulo n counter providing eleven clocks
  - Two independent linear dividers working on modulo n counter outputs
- Independent channel programming
  - Independent enable/disable commands
  - Independent clock selection
  - Independent period and duty cycle, with double buffering
  - Programmable selection of the output waveform polarity

• Programmable center or left aligned output waveform

## 10.11 USB Device Port (Does not pertain to SAM7S32/16)

- USB V2.0 full-speed compliant, 12 Mbits per second.
- Embedded USB V2.0 full-speed transceiver
- Embedded 328-byte dual-port RAM for endpoints
- Four endpoints
  - Endpoint 0: 8 bytes
  - Endpoint 1 and 2: 64 bytes ping-pong
  - Endpoint 3: 64 bytes
  - Ping-pong Mode (two memory banks) for isochronous and bulk endpoints
- Suspend/resume logic

## 10.12 Analog-to-digital Converter

- 8-channel ADC
- 10-bit 384 Ksamples/sec. or 8-bit 583 Ksamples/sec. Successive Approximation Register ADC
- ±2 LSB Integral Non Linearity, ±1 LSB Differential Non Linearity
- Integrated 8-to-1 multiplexer, offering eight independent 3.3V analog inputs
- External voltage reference for better accuracy on low voltage inputs
- Individual enable and disable of each channel
- Multiple trigger source
  - Hardware or software trigger
  - External trigger pin
  - Timer Counter 0 to 2 outputs TIOA0 to TIOA2 trigger
- Sleep Mode and conversion sequencer
  - Automatic wakeup on trigger and back to sleep mode after conversions of all enabled channels
- Four of eight analog inputs shared with digital signals

## 11. Package Drawings

The SAM7S series devices are available in LQFP and QFN package types.

### 11.1 LQFP Packages

### Figure 11-1. 48-and 64-lead LQFP Package Drawing



| Symbol |      |           |                |            |           |       |
|--------|------|-----------|----------------|------------|-----------|-------|
| Gymbol |      |           |                |            |           |       |
| A      | _    | -         | 1.60           | -          | -         | 0.063 |
| A1     | 0.05 | -         | 0.15           | 0.002      | -         | 0.006 |
| A2     | 1.35 | 1.40      | 1.45           | 0.053      | 0.055     | 0.057 |
| D      |      | 12.00 BSC |                |            | 0.472 BSC |       |
| D1     |      | 10.00 BSC |                |            | 0.383 BSC |       |
| E      |      | 12.00 BSC |                |            | 0.472 BSC |       |
| E1     |      | 10.00 BSC |                |            | 0.383 BSC |       |
| R2     | 0.08 | -         | 0.20           | 0.003      | -         | 0.008 |
| R1     | 0.08 | _         | -              | 0.003      | _         | -     |
| q      | 0°   | 3.5°      | <b>7</b> °     | 0°         | 3.5°      | 7°    |
| θ1     | 0°   | _         | -              | 0°         | _         | _     |
| θ2     | 11°  | 12°       | 13°            | 11°        | 12°       | 13°   |
| θ3     | 11°  | 12°       | 13°            | 11°        | 12°       | 13°   |
| С      | 0.09 | _         | 0.20           | 0.004      | _         | 0.008 |
| L      | 0.45 | 0.60      | 0.75           | 0.018      | 0.024     | 0.030 |
| L1     |      | 1.00 REF  |                | 0.039 REF  |           |       |
| S      | 0.20 | -         | -              | 0.008      | -         | _     |
| b      | 0.17 | 0.20      | 0.27           | 0.007      | 0.008     | 0.011 |
| е      |      | 0.50 BSC. |                | 0.020 BSC. |           |       |
| D2     |      | 7.50      |                |            | 0.285     |       |
| E2     | 7.50 |           |                | 0.285      |           |       |
|        | 1    | Toleranc  | es of Form and | Position   |           |       |
| aaa    | 0.20 |           |                | 0.008      |           |       |
| bbb    | 0.20 |           |                | 0.008      |           |       |
| CCC    |      | 0.08      |                |            | 0.003     |       |
| ddd    |      | 0.08      |                | 0.003      |           |       |

### Table 11-2. 64-lead LQFP Package Dimensions (in mm)

### 11.2 QFN Packages

Figure 11-2. 48-pad QFN Package



| Symbol |                        |          |                |           |           |       |  |
|--------|------------------------|----------|----------------|-----------|-----------|-------|--|
| Symbol |                        |          |                |           |           |       |  |
| A      | _                      | _        | 090            | -         | -         | 0.035 |  |
| A1     | _                      | -        | 0.05           | -         | -         | 0.001 |  |
| A2     | _                      | 0.65     | 0.70           | -         | 0.026     | 0.028 |  |
| A3     |                        | 0.20 REF |                | 0.008 REF |           |       |  |
| b      | 0.23                   | 0.25     | 0.28           | 0.009     | 0.010     | 0.011 |  |
| D      | 9.00 bsc               |          |                | 0.354 bsc |           |       |  |
| D2     | 6.95                   | 7.10     | 7.25           | 0.274     | 0.280     | 0.285 |  |
| E      |                        | 9.00 bsc |                |           | 0.354 bsc |       |  |
| E2     | 6.95                   | 7.10     | 7.25           | 0.274     | 0.280     | 0.285 |  |
| L      | 0.35                   | 0.40     | 0.45           | 0.014     | 0.016     | 0.018 |  |
| е      |                        | 0.50 bsc |                | 0.020 bsc |           |       |  |
| R      | 0.125                  | -        | -              | 0.0005    | -         | -     |  |
|        | Tolerances of Form and |          | es of Form and | Position  |           |       |  |
| aaa    | 0.10                   |          |                | 0.004     |           |       |  |
| bbb    | 0.10                   |          |                | 0.004     |           |       |  |
| CCC    |                        | 0.05     |                | 0.002     |           |       |  |

Table 11-4. 64-pad QFN Package Dimensions (in mm)

| 6175GS | "Features", "Debug Unit (DBGU)" updated with "Mode for General Purpose 2-wire UART Serial Communication"                                | 5846      |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------|
|        | Section 7.4 "Peripheral DMA Controller", added list of PDC priorities.                                                                  | 5913      |
|        | Section 9. "System Controller", Figure 9-1 and Figure 9-2 RTT is reset by "power_on_reset".                                             | 5224      |
|        | Section 9.1.1 "Brownout Detector and Power-on Reset", fourth paragraph reduced.                                                         | 5685      |
|        | Section 9.5 "Debug Unit", the list; Section I "Chip ID Registers", chip IDs updated, added SAM7S32 Rev B and SAM7S64 Rev B to the list. | rfo       |
|        | Section 12. "SAM7S Ordering Information", Updated product ordering information by MRL A and MRL B versions.                             |           |
| 6175HS | Section 6.2 "Test Pin", added to SAM-BA Boot recovery procedure, a power cycle of the board is mandatory.                               | 6068      |
|        | Section 8.10 "SAM-BA Boot Assistant", added to SAM-BA Boot recovery procedure, a power cycle of the board is mandatory.                 |           |
| 6175IS | Section 9.5 "Debug Unit", Chip ID Registers list updated.                                                                               | 7185      |
|        | MRL C column added to Table 12-1, "SAM7S Series Ordering Information".                                                                  |           |
| 6175JS | Product Series Naming Convention                                                                                                        | rfo       |
|        | Except for part ordering and library references, AT91 prefix dropped from most nomenclature.                                            |           |
|        | AT91SAM7S becomes SAM7S.                                                                                                                |           |
|        | Debug Unit:                                                                                                                             | 7945      |
|        | "Chip ID Registers" on page 31, Chip ID is 0x270B0A4F for AT91SAM7S512 Rev B                                                            |           |
| 6175KS | Section 9.5 "Debug Unit", Chip ID Registers list updated. Added Chip ID for SAM7S128 Rev D and SAM7S256 Rev D                           | 8380/8467 |
|        | Table 12-1, "SAM7S Series Ordering Information". Added SAM7S128 Rev D and SAM7S256 Rev D                                                |           |