



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                  |
| Core Processor             | ARM7®                                                                     |
| Core Size                  | 16/32-Bit                                                                 |
| Speed                      | 55MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, SSC, UART/USART, USB                               |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                |
| Number of I/O              | 32                                                                        |
| Program Memory Size        | 512KB (512K x 8)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 64K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                             |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 64-LQFP                                                                   |
| Supplier Device Package    | 64-LQFP (10×10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at91sam7s512-au |

# 2. Block Diagram

Figure 2-1. SAM7S512/256/128/64/321/161 Block Diagram





# 4.2 64-lead LQFP and 64-pad QFN Pinout

Table 4-1. SAM7S512/256/128/64/321/161 Pinout<sup>(1)</sup>

| 1  | ADVREF         |
|----|----------------|
| 2  | GND            |
| 3  | AD4            |
| 4  | AD5            |
| 5  | AD6            |
| 6  | AD7            |
| 7  | VDDIN          |
| 8  | VDDOUT         |
| 9  | PA17/PGMD5/AD0 |
| 10 | PA18/PGMD6/AD1 |
| 11 | PA21/PGMD9     |
| 12 | VDDCORE        |
| 13 | PA19/PGMD7/AD2 |
| 14 | PA22/PGMD10    |
| 15 | PA23/PGMD11    |
| 16 | PA20/PGMD8/AD3 |

| 17      | GND           |
|---------|---------------|
| 18      | VDDIO         |
| 19      | PA16/PGMD4    |
| 20      | PA15/PGMD3    |
| 21      | PA14/PGMD2    |
| 22      | PA13/PGMD1    |
| 23      | PA24/PGMD12   |
| 24      | VDDCORE       |
| 25      | PA25/PGMD13   |
| 26      | PA26/PGMD14   |
| 27      | PA12/PGMD0    |
| 28      | PA11/PGMM3    |
| 29      | PA10/PGMM2    |
| 30      | PA9/PGMM1     |
| 31      | PA8/PGMM0     |
| 32      | PA7/PGMNVALID |
| ~ OEN . |               |

| 33 | TDI         |  |
|----|-------------|--|
| 34 | PA6/PGMNOE  |  |
| 35 | PA5/PGMRDY  |  |
| 36 | PA4/PGMNCMD |  |
| 37 | PA27/PGMD15 |  |
| 38 | PA28        |  |
| 39 | NRST        |  |
| 40 | TST         |  |
| 41 | PA29        |  |
| 42 | PA30        |  |
| 43 | PA3         |  |
| 44 | PA2/PGMEN2  |  |
| 45 | VDDIO       |  |
| 46 | GND         |  |
| 47 | PA1/PGMEN1  |  |
| 48 | PA0/PGMEN0  |  |
|    |             |  |

| 49 | TDO       |
|----|-----------|
| 50 | JTAGSEL   |
| 51 | TMS       |
| 52 | PA31      |
| 53 | TCK       |
| 54 | VDDCORE   |
| 55 | ERASE     |
| 56 | DDM       |
| 57 | DDP       |
| 58 | VDDIO     |
| 59 | VDDFLASH  |
| 60 | GND       |
| 61 | XOUT      |
| 62 | XIN/PGMCK |
| 63 | PLLRC     |
| 64 | VDDPLL    |
|    |           |

Note: 1. The bottom pad of the QFN package must be connected to ground.



# 4.3 48-lead LQFP and 48-pad QFN Package Outlines

Figure 4-3 and Figure 4-4 show the orientation of the 48-lead LQFP and the 48-pad QFN package. A detailed mechanical description is given in the section Mechanical Characteristics of the full datasheet.

Figure 4-3. 48-lead LQFP Package (Top View)



Figure 4-4. 48-pad QFN Package (Top View)



# 4.4 48-lead LQFP and 48-pad QFN Pinout

Table 4-2. SAM7S32/16 Pinout<sup>(1)</sup>

| 1  | ADVREF         |
|----|----------------|
| 2  | GND            |
| 3  | AD4            |
| 4  | AD5            |
| 5  | AD6            |
| 6  | AD7            |
| 7  | VDDIN          |
| 8  | VDDOUT         |
| 9  | PA17/PGMD5/AD0 |
| 10 | PA18/PGMD6/AD1 |
| 11 | PA19/PGMD7/AD2 |
| 12 | PA20/AD3       |

| 13 | VDDIO         |
|----|---------------|
| 14 | PA16/PGMD4    |
| 15 | PA15/PGMD3    |
| 16 | PA14/PGMD2    |
| 17 | PA13/PGMD1    |
| 18 | VDDCORE       |
| 19 | PA12/PGMD0    |
| 20 | PA11/PGMM3    |
| 21 | PA10/PGMM2    |
| 22 | PA9/PGMM1     |
| 23 | PA8/PGMM0     |
| 24 | PA7/PGMNVALID |

| TDI         |  |
|-------------|--|
| PA6/PGMNOE  |  |
| PA5/PGMRDY  |  |
| PA4/PGMNCMD |  |
| NRST        |  |
| TST         |  |
| PA3         |  |
| PA2/PGMEN2  |  |
| VDDIO       |  |
| GND         |  |
| PA1/PGMEN1  |  |
| PA0/PGMEN0  |  |
|             |  |

| 37 | TDO       |
|----|-----------|
| 38 | JTAGSEL   |
| 39 | TMS       |
| 40 | TCK       |
| 41 | VDDCORE   |
| 42 | ERASE     |
| 43 | VDDFLASH  |
| 44 | GND       |
| 45 | XOUT      |
| 46 | XIN/PGMCK |
| 47 | PLLRC     |
| 48 | VDDPLL    |

Note: 1. The bottom pad of the QFN package must be connected to ground.





# 7.4 Peripheral DMA Controller

- Handles data transfer between peripherals and memories
- Eleven channels: SAM7S512/256/128/64/321/161
- Nine channels: SAM7S32/16
  - Two for each USART
  - Two for the Debug Unit
  - Two for the Serial Synchronous Controller
  - Two for the Serial Peripheral Interface
  - One for the Analog-to-digital Converter
- Low bus arbitration overhead
  - One Master Clock cycle needed for a transfer from memory to peripheral
  - Two Master Clock cycles needed for a transfer from peripheral to memory
- Next Pointer management for reducing interrupt latency requirements
- Peripheral DMA Controller (PDC) priority is as follows (from the highest priority to the lowest):

| Receive  | DBGU   |
|----------|--------|
| Receive  | USART0 |
| Receive  | USART1 |
| Receive  | SSC    |
| Receive  | ADC    |
| Receive  | SPI    |
| Transmit | DBGU   |
| Transmit | USART0 |
| Transmit | USART1 |
| Transmit | SSC    |
| Transmit | SPI    |



The 8 NVM bits are software programmable through the EFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.8.3.6 SAM7S161/16

The Embedded Flash Controller manages 8 lock bits to protect 8 regions of the flash against inadvertent flash erasing or programming commands. The SAM7S161/16 contains 8 lock regions and each lock region contains 32 pages of 64 bytes. Each lock region has a size of 2 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the LOCKE bit in the MC\_FSR register rises and the interrupt line rises if the LOCKE bit has been written at 1 in the MC\_FMR register.

The 8 NVM bits are software programmable through the EFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

Table 8-1 summarizes the configuration of the eight devices.

Table 8-1. Flash Configuration Summary

| SAM7S512    | 32 | 64 | 256 bytes |
|-------------|----|----|-----------|
| SAM7S256    | 16 | 64 | 256 bytes |
| SAM7S128    | 8  | 64 | 256 bytes |
| SAM7S64     | 16 | 32 | 128 bytes |
| SAM7S321/32 | 8  | 32 | 128 bytes |
| SAM7S161/16 | 8  | 32 | 64 bytes  |

#### 8.8.4 Security Bit Feature

The SAM7S Series features a security bit, based on a specific NVM Bit. When the security is enabled, any access to the Flash, either through the ICE interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash.

This security bit can only be enabled, through the Command "Set Security Bit" of the EFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full flash erase is performed. When the security bit is deactivated, all accesses to the flash are permitted.

It is important to note that the assertion of the ERASE pin should always be longer than 50 ms.

As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application.

#### 8.8.5 Non-volatile Brownout Detector Control

Two general purpose NVM (GPNVM) bits are used for controlling the brownout detector (BOD), so that even after a power loss, the brownout detector operations remain in their state.

These two GPNVM bits can be cleared or set respectively through the commands "Clear General-purpose NVM Bit" and "Set General-purpose NVM Bit" of the EFC User Interface.

- GPNVM Bit 0 is used as a brownout detector enable bit. Setting the GPNVM Bit 0 enables the BOD, clearing it
  disables the BOD. Asserting ERASE clears the GPNVM Bit 0 and thus disables the brownout detector by default.
- The GPNVM Bit 1 is used as a brownout reset enable signal for the reset controller. Setting the GPNVM Bit 1 enables the brownout reset when a brownout is detected, Clearing the GPNVM Bit 1 disables the brownout reset. Asserting ERASE disables the brownout reset by default.



#### 8.8.6 Calibration Bits

Eight NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits.

## 8.9 Fast Flash Programming Interface

The Fast Flash Programming Interface allows programming the device through either a serial JTAG interface or through a multiplexed fully-handshaked parallel port. It allows gang-programming with market-standard industrial programmers.

The FFPI supports read, page program, page erase, full erase, lock, unlock and protect commands.

The Fast Flash Programming Interface is enabled and the Fast Programming Mode is entered when the TST pin and the PA0 and PA1 pins are all tied high and PA2 is tied low.

#### 8.10 SAM-BA Boot Assistant

The SAM-BA® Boot Recovery restores the SAM-BA Boot in the first two sectors of the on-chip Flash memory. The SAM-BA Boot recovery is performed when the TST pin and the PA0, PA1 and PA2 pins are all tied high for 10 seconds. Then, a power cycle of the board is mandatory.

The SAM-BA Boot Assistant is a default Boot Program that provides an easy way to program in situ the on-chip Flash memory.

The SAM-BA Boot Assistant supports serial communication through the DBGU or through the USB Device Port. (The SAM7S32/16 have no USB Device Port.)

- Communication through the DBGU supports a wide range of crystals from 3 to 20 MHz via software autodetection.
- Communication through the USB Device Port is limited to an 18.432 MHz crystal. (

The SAM-BA Boot provides an interface with SAM-BA Graphic User Interface (GUI).

# 9. System Controller

The System Controller manages all vital blocks of the microcontroller: interrupts, clocks, power, time, debug and reset.

The System Controller peripherals are all mapped to the highest 4 Kbytes of address space, between addresses 0xFFFF F000 and 0xFFFF FFFF.

Figure 9-1 on page 26 and Figure 9-2 on page 27 show the product specific System Controller Block Diagrams.

Figure 8-1 on page 20 shows the mapping of the of the User Interface of the System Controller peripherals. Note that the memory controller configuration user interface is also mapped within this address space.



dbgu\_irq power\_on\_reset pmc\_irq rstc\_irq force ntrst MCK periph\_nreset dbgu\_irq Debug → force\_ntrst Unit dbgu\_rxd ▶ dbgu\_txd security\_bit MCK debug Periodic Interval → pit\_irq periph\_nreset Timer flash\_poe SLCK Real-Time → rtt\_irq Timer flash\_wrdis periph\_nreset cal SLCK debug idle Watchdog gpnvm[0..1] → wdt\_irq Timer proc\_nreset wdt\_fault WDRPROC gpnvm[1]gpnvm[0] MCK bod\_rst\_en → flash\_wrdis BOD proc\_nreset power\_on\_reset periph\_nreset Reset → jtag\_nreset → proc\_nreset Voltage Controller POR ➤ flash\_poe Regulator standby Mode Controller rstc\_irq NRST cal · SLCK SLCK RCOSC → periph\_clk[2..14] **UDPCK** → pck[0-2] periph\_clk[11] Power XIN MAINCK OSC Management → PCK periph\_nreset XOUT Controller → UDPCK periph\_irq[11] → MCK usb\_suspend PLLRC PLL PLLCK → pmc\_irq → idle periph\_nreset periph\_clk[4..14] usb\_suspend periph\_nreset periph\_irq{2] periph\_nreset periph\_clk[2] → irq0-irq1 periph\_irq[4..14] dbgu\_rxd PIO → fiq Controller → dbgu\_txd in PA0-PA31 out enable

Figure 9-1. System Controller Block Diagram (SAM7S512/256/128/64/321/161)



#### 9.1 Reset Controller

The Reset Controller is based on a power-on reset cell and one brownout detector. It gives the status of the last reset, indicating whether it is a power-up reset, a software reset, a user reset, a watchdog reset or a brownout reset. In addition, it controls the internal resets and the NRST pin open-drain output. It allows to shape a signal on the NRST line, guaranteeing that the length of the pulse meets any requirement.

Note that if NRST is used as a reset output signal for external devices during power-off, the brownout detector must be activated.

#### 9.1.1 Brownout Detector and Power-on Reset

The SAM7S Series embeds a brownout detection circuit and a power-on reset cell. Both are supplied with and monitor VDDCORE. Both signals are provided to the Flash to prevent any code corruption during power-up or power-down sequences or if brownouts occur on the VDDCORE power supply.

The power-on reset cell has a limited-accuracy threshold at around 1.5V. Its output remains low during power-up until VDDCORE goes over this voltage level. This signal goes to the reset controller and allows a full re-initialization of the device.

The brownout detector monitors the VDDCORE level during operation by comparing it to a fixed trigger level. It secures system operations in the most difficult environments and prevents code corruption in case of brownout on the VDDCORE.

Only VDDCORE is monitored.

When the brownout detector is enabled and VDDCORE decreases to a value below the trigger level (Vbot-, defined as Vbot - hyst/2), the brownout output is immediately activated.

When VDDCORE increases above the trigger level (Vbot+, defined as Vbot + hyst/2), the reset is released. The brownout detector only detects a drop if the voltage on VDDCORE stays below the threshold voltage for longer than about 1µs.

The threshold voltage has a hysteresis of about 50 mV, to ensure spike free brownout detection. The typical value of the brownout detector threshold is 1.68V with an accuracy of  $\pm$  2% and is factory calibrated.

The brownout detector is low-power, as it consumes less than 20  $\mu$ A static current. However, it can be deactivated to save its static current. In this case, it consumes less than 1 $\mu$ A. The deactivation is configured through the GPNVM bit 0 of the Flash.



#### 9.2 Clock Generator

The Clock Generator embeds one low-power RC Oscillator, one Main Oscillator and one PLL with the following characteristics:

- RC Oscillator ranges between 22 kHz and 42 kHz
- Main Oscillator frequency ranges between 3 and 20 MHz
- Main Oscillator can be bypassed
- PLL output ranges between 80 and 220 MHz

It provides SLCK, MAINCK and PLLCK.

Figure 9-3. Clock Generator Block Diagram



# 9.3 Power Management Controller

The Power Management Controller uses the Clock Generator outputs to provide:

- the Processor Clock PCK
- the Master Clock MCK
- the USB Clock UDPCK (not present on SAM7S32/16)
- all the peripheral clocks, independently controllable
- three programmable clock outputs

The Master Clock (MCK) is programmable from a few hundred Hz to the maximum operating frequency of the device.

The Processor Clock (PCK) switches off when entering processor idle mode, thus allowing reduced power consumption while waiting for an interrupt.



Figure 9-4. Power Management Controller Block Diagram



## 9.4 Advanced Interrupt Controller

- Controls the interrupt lines (nIRQ and nFIQ) of an ARM Processor
- Individually maskable and vectored interrupt sources
  - Source 0 is reserved for the Fast Interrupt Input (FIQ)
  - Source 1 is reserved for system peripherals RTT, PIT, EFC, PMC, DBGU, etc.)
  - Other sources control the peripheral interrupts or external interrupts
  - Programmable edge-triggered or level-sensitive internal sources
  - Programmable positive/negative edge-triggered or high/low level-sensitive external sources
- 8-level Priority Controller
  - Drives the normal interrupt of the processor
  - Handles priority of the interrupt sources
  - Higher priority interrupts can be served during service of lower priority interrupt
- Vectoring
  - Optimizes interrupt service routine branch and execution
  - One 32-bit vector register per interrupt source
  - Interrupt vector register reads the corresponding current interrupt vector
- Protect Mode
  - Easy debugging by preventing automatic operations
- Fast Forcing
  - Permits redirecting any interrupt source on the fast interrupt
- General Interrupt Mask
  - Provides processor synchronization on events without triggering an interrupt

#### 9.5 Debug Unit

- Comprises:
  - One two-pin UART
  - One Interface for the Debug Communication Channel (DCC) support



- One set of Chip ID Registers
- One Interface providing ICE Access Prevention
- Two-pin UART
  - Implemented features are compatible with the USART
  - Programmable Baud Rate Generator
  - Parity, Framing and Overrun Error
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
- Debug Communication Channel Support
  - Offers visibility of COMMRX and COMMTX signals from the ARM Processor
- Chip ID Registers
  - Identification of the device revision, sizes of the embedded memories, set of peripherals
  - Chip ID is 0x270B0A40 for AT91SAM7S512 Rev A
  - Chip ID is 0x270B0A4F for AT91SAM7S512 Rev B
  - Chip ID is 0x270D0940 for AT91SAM7S256 Rev A
  - Chip ID is 0x270B0941 for AT91SAM7S256 Rev B
  - Chip ID is 0x270B0942 for AT91SAM7S256 Rev C
  - Chip ID is TBD for AT91SAM7S256 Rev D
  - Chip ID is 0x270C0740 for AT91SAM7S128 Rev A
  - Chip ID is 0x270A0741 for AT91SAM7S128 Rev B
  - Chip ID is 0x270A0742 for AT91SAM7S128 Rev C
  - Chip ID is TBD for AT91SAM7S128 Rev D
  - Chip ID is 0x27090540 for AT91SAM7S64 Rev A
  - Chip ID is 0x27090543 for AT91SAM7S64 Rev B
  - Chip ID is 0x27090544 for AT91SAM7S64 Rev C
  - Chip ID is 0x27080342 for AT91SAM7S321 Rev A
  - Chip ID is 0x27080340 for AT91SAM7S32 Rev A
  - Chip ID is 0x27080341 for AT91SAM7S32 Rev B
  - Chip ID is 0x27050241 for AT9SAM7S161 Rev A
  - Chip ID is 0x27050240 for AT91SAM7S16 Rev A

Note: Refer to the errata section of the datasheet for updates on chip ID.

### 9.6 Periodic Interval Timer

20-bit programmable counter plus 12-bit interval counter

#### 9.7 Watchdog Timer

- 12-bit key-protected Programmable Counter running on prescaled SCLK
- Provides reset or interrupt signals to the system
- Counter may be stopped while the processor is in debug state or in idle mode

# 9.8 Real-time Timer

- 32-bit free-running counter with alarm running on prescaled SCLK
- Programmable 16-bit prescaler for SLCK accuracy compensation



Table 10-2. Peripheral Identifiers (SAM7S32/16)

|         | · · p···o··a····ao················ |                               |      |
|---------|------------------------------------|-------------------------------|------|
|         |                                    |                               |      |
| 0       | AIC                                | Advanced Interrupt Controller | FIQ  |
| 1       | SYSC <sup>(1)</sup>                | System                        |      |
| 2       | PIOA                               | Parallel I/O Controller A     |      |
| 3       | Reserved                           |                               |      |
| 4       | ADC <sup>(1)</sup>                 | Analog-to Digital Converter   |      |
| 5       | SPI                                | Serial Peripheral Interface   |      |
| 6       | US                                 | USART                         |      |
| 7       | Reserved                           |                               |      |
| 8       | SSC                                | Synchronous Serial Controller |      |
| 9       | TWI                                | Two-wire Interface            |      |
| 10      | PWMC                               | PWM Controller                |      |
| 11      | Reserved                           |                               |      |
| 12      | TC0                                | Timer/Counter 0               |      |
| 13      | TC1                                | Timer/Counter 1               |      |
| 14      | TC2                                | Timer/Counter 2               |      |
| 15 - 29 | Reserved                           |                               |      |
| 30      | AIC                                | Advanced Interrupt Controller | IRQ0 |
| 31      | Reserved                           |                               |      |
|         |                                    |                               |      |

## 10.3 Peripheral Multiplexing on PIO Lines

The SAM7S Series features one PIO controller, PIOA, that multiplexes the I/O lines of the peripheral set.

PIO Controller A controls 32 lines (21 lines for SAM7S32/16). Each line can be assigned to one of two peripheral functions, A or B. Some of them can also be multiplexed with the analog inputs of the ADC Controller.

Table 10-3, "Multiplexing on PIO Controller A (SAM7S512/256/128/64/321/161)," on page 35 and Table 10-4, "Multiplexing on PIO Controller A (SAM7S32/16)," on page 36 define how the I/O lines of the peripherals A, B or the analog inputs are multiplexed on the PIO Controller A. The two columns "Function" and "Comments" have been inserted for the user's own comments; they may be used to track how pins are defined in an application.

Note that some peripheral functions that are output only may be duplicated in the table.

All pins reset in their Parallel I/O lines function are configured as input with the programmable pull-up enabled, so that the device is maintained in a static state as soon as a reset is detected.



## 10.8 Serial Synchronous Controller

- Provides serial synchronous communication links used in audio and telecom applications
- Contains an independent receiver and transmitter and a common clock divider
- Offers a configurable frame sync and data length
- Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal
- Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal

#### 10.9 Timer Counter

- Three 16-bit Timer Counter Channels
  - Two output compare or one input capture per channel (except for SAM7S32/16 which have only two channels connected to the PIO)
- Wide range of functions including:
  - Frequency measurement
  - Event counting
  - Interval measurement
  - Pulse generation
  - Delay timing
  - Pulse Width Modulation
  - Up/down capabilities
- Each channel is user-configurable and contains:
  - Three external clock inputs (The SAM7S32/16 have one)
  - Five internal clock inputs, as defined in Table 10-5

#### Table 10-5. Timer Counter Clocks Assignment

| TIMER_CLOCK1 | MCK/2    |
|--------------|----------|
| TIMER_CLOCK2 | MCK/8    |
| TIMER_CLOCK3 | MCK/32   |
| TIMER_CLOCK4 | MCK/128  |
| TIMER_CLOCK5 | MCK/1024 |

- Two multi-purpose input/output signals
- Two global registers that act on all three TC channels

#### 10.10 PWM Controller

- Four channels, one 16-bit counter per channel
- Common clock generator, providing thirteen different clocks
  - One Modulo n counter providing eleven clocks
  - Two independent linear dividers working on modulo n counter outputs
- Independent channel programming
  - Independent enable/disable commands
  - Independent clock selection
  - Independent period and duty cycle, with double buffering
  - Programmable selection of the output waveform polarity



Programmable center or left aligned output waveform

#### 10.11 USB Device Port (Does not pertain to SAM7S32/16)

- USB V2.0 full-speed compliant, 12 Mbits per second.
- Embedded USB V2.0 full-speed transceiver
- Embedded 328-byte dual-port RAM for endpoints
- Four endpoints
  - Endpoint 0: 8 bytes
  - Endpoint 1 and 2: 64 bytes ping-pong
  - Endpoint 3: 64 bytes
  - Ping-pong Mode (two memory banks) for isochronous and bulk endpoints
- Suspend/resume logic

### 10.12 Analog-to-digital Converter

- 8-channel ADC
- 10-bit 384 Ksamples/sec. or 8-bit 583 Ksamples/sec. Successive Approximation Register ADC
- ±2 LSB Integral Non Linearity, ±1 LSB Differential Non Linearity
- Integrated 8-to-1 multiplexer, offering eight independent 3.3V analog inputs
- External voltage reference for better accuracy on low voltage inputs
- Individual enable and disable of each channel
- Multiple trigger source
  - Hardware or software trigger
  - External trigger pin
  - Timer Counter 0 to 2 outputs TIOA0 to TIOA2 trigger
- Sleep Mode and conversion sequencer
  - Automatic wakeup on trigger and back to sleep mode after conversions of all enabled channels
- Four of eight analog inputs shared with digital signals



# 11. Package Drawings

The SAM7S series devices are available in LQFP and QFN package types.

# 11.1 LQFP Packages

Figure 11-1. 48-and 64-lead LQFP Package Drawing





Table 11-2. 64-lead LQFP Package Dimensions (in mm)

| IDIC 11-2. | 04-leau LQFF F | ackage Dilliens | 10113 (111 111111) |            |            |       |  |
|------------|----------------|-----------------|--------------------|------------|------------|-------|--|
| Symbol     |                |                 |                    |            |            |       |  |
| Α          | _              | _               | 1.60               | _          | _          | 0.063 |  |
| A1         | 0.05           | _               | 0.15               | 0.002      | _          | 0.006 |  |
| A2         | 1.35           | 1.40            | 1.45               | 0.053      | 0.055      | 0.057 |  |
| D          |                | 12.00 BSC       |                    |            | 0.472 BSC  |       |  |
| D1         |                | 10.00 BSC       |                    |            | 0.383 BSC  |       |  |
| Е          | 12.00 BSC      |                 |                    |            | 0.472 BSC  |       |  |
| E1         |                | 10.00 BSC       |                    |            | 0.383 BSC  |       |  |
| R2         | 0.08           | _               | 0.20               | 0.003      | _          | 0.008 |  |
| R1         | 0.08           | _               | -                  | 0.003      | _          | -     |  |
| q          | 0°             | 3.5°            | 7°                 | 0°         | 3.5°       | 7°    |  |
| $\theta_1$ | 0°             | _               | -                  | 0°         | _          | _     |  |
| $\theta_2$ | 11°            | 12°             | 13°                | 11°        | 12°        | 13°   |  |
| $\theta_3$ | 11°            | 12°             | 13°                | 11°        | 12°        | 13°   |  |
| С          | 0.09           | -               | 0.20               | 0.004      | _          | 0.008 |  |
| L          | 0.45           | 0.60            | 0.75               | 0.018      | 0.024      | 0.030 |  |
| L1         |                | 1.00 REF        |                    |            | 0.039 REF  |       |  |
| S          | 0.20           | -               | -                  | 0.008      | _          | _     |  |
| b          | 0.17           | 0.20            | 0.27               | 0.007      | 0.008      | 0.011 |  |
| е          |                | 0.50 BSC.       |                    |            | 0.020 BSC. |       |  |
| D2         | 7.50           |                 |                    | 0.285      |            |       |  |
| E2         | 7.50           |                 |                    | 0.285      |            |       |  |
|            |                | Tolerance       | es of Form and     | d Position |            |       |  |
| aaa        | 0.20           |                 |                    | 0.008      |            |       |  |
| bbb        | 0.20           |                 |                    | 0.008      |            |       |  |
| CCC        | 0.08           |                 |                    | 0.003      |            |       |  |
| ddd        |                | 0.08            |                    |            | 0.003      |       |  |



Table 11-3. 48-pad QFN Package Dimensions (in mm)

|                                 | o paa qiiri ac |      | ( ,   |           |       |       |  |
|---------------------------------|----------------|------|-------|-----------|-------|-------|--|
| Symbol                          |                |      |       |           |       |       |  |
|                                 |                |      |       |           |       |       |  |
| А                               | _              | _    | 090   | _         | _     | 0.035 |  |
| A1                              | _              | _    | 0.050 | _         | _     | 0.002 |  |
| A2                              | _              | 0.65 | 0.70  | _         | 0.026 | 0.028 |  |
| A3                              | 0.20 REF       |      |       | 0.008 REF |       |       |  |
| b                               | 0.18           | 0.20 | 0.23  | 0.007     | 0.008 | 0.009 |  |
| D                               | 7.00 bsc       |      |       | 0.276 bsc |       |       |  |
| D2                              | 5.45           | 5.60 | 5.75  | 0.215     | 0.220 | 0.226 |  |
| E                               | 7.00 bsc       |      |       | 0.276 bsc |       |       |  |
| E2                              | 5.45 5.60 5.7  |      | 5.75  | 0.215     | 0.220 | 0.226 |  |
| L                               | 0.35           | 0.40 | 0.45  | 0.014     | 0.016 | 0.018 |  |
| е                               | 0.50 bsc       |      |       | 0.020 bsc |       |       |  |
| R                               | 0.09           | _    | _     | 0.004     | _     | 1     |  |
| Tolerances of Form and Position |                |      |       |           |       |       |  |
| aaa                             | 0.10           |      |       | 0.004     |       |       |  |
| bbb                             | 0.10           |      |       | 0.004     |       |       |  |
| ccc                             | 0.05           |      |       | 0.002     |       |       |  |



Figure 11-3. 64-pad QFN Package Drawing





# 12. SAM7S Ordering Information

 Table 12-1.
 SAM7S Series Ordering Information

| MLR A Ordering<br>Code               | MLR B<br>Ordering Code                 | MLR C<br>Ordering Code               | MLR D<br>Ordering Code               | Package           | Package<br>Type | Temperature<br>Operating<br>Range |
|--------------------------------------|----------------------------------------|--------------------------------------|--------------------------------------|-------------------|-----------------|-----------------------------------|
| AT91SAM7S16-AU<br>AT91SAM7S16-MU     | -                                      | -                                    | -                                    | LQFP 48<br>QFN 48 | Green           | Industrial (-40· C to 85· C)      |
| AT91SAM7S161-AU                      | _                                      | -                                    | -                                    | LQFP 64           | Green           | Industrial<br>(-40· C to 85· C)   |
| AT91SAM7S32-AU-001<br>AT91SAM7S32-MU | AT91SAM7S32B-AU<br>AT91SAM7S32B-MU     |                                      |                                      | LQFP 48<br>QFN 48 | Green           | Industrial<br>(-40· C to 85· C)   |
| AT91SAM7S321-AU<br>AT91SAM7S321-MU   | _                                      | -                                    | -                                    | LQFP 64<br>QFN 64 | Green           | Industrial<br>(-40· C to 85· C)   |
| -                                    | AT91SAM7S64B-AU<br>AT91SAM7S64B-MU     | AT91SAM7S64C-AU<br>AT91SAM7S64C-MU   | -                                    | LQFP 64<br>QFN 64 | Green           | Industrial<br>(-40· C to 85· C)   |
| -                                    | AT91SAM7S128-AU-001<br>AT91SAM7S128-MU | AT91SAM7S128C-AU<br>AT91SAM7S128C-MU | AT91SAM7S128D-AU<br>AT91SAM7S128D-MU | LQFP 64<br>QFN 64 | Green           | Industrial (-40· C to 85· C)      |
| -                                    | AT91SAM7S256-AU-001<br>AT91SAM7S256-MU | AT91SAM7S256C-AU<br>AT91SAM7S256C-MU | AT91SAM7S256D-AU<br>AT91SAM7S256D-MU | LQFP 64<br>QFN 64 | Green           | Industrial<br>(-40· C to 85· C)   |
| AT91SAM7S512-AU<br>AT91SAM7S512-MU   | AT91SAM7S512B-AU<br>AT91SAM7S512B-MU   | -                                    | -                                    | LQFP 64<br>QFN 64 | Green           | Industrial<br>(-40· C to 85· C)   |

