

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Detuils                    |                                                                               |
|----------------------------|-------------------------------------------------------------------------------|
| Product Status             | Active                                                                        |
| Core Processor             | ARM7®                                                                         |
| Core Size                  | 16/32-Bit                                                                     |
| Speed                      | 55MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, SPI, SSC, UART/USART, USB                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                         |
| Number of I/O              | 32                                                                            |
| Program Memory Size        | 64KB (64K x 8)                                                                |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                |                                                                               |
| RAM Size                   | 16K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                                 |
| Data Converters            | A/D 8x10b                                                                     |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 64-LQFP                                                                       |
| Supplier Device Package    | 64-LQFP (10x10)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at91sam7s64c-au-999 |
|                            |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| DDM           | USB Device Port Data -            | Analog |     | not present on SAM7S32/16                    |
|---------------|-----------------------------------|--------|-----|----------------------------------------------|
| DDP           | USB Device Port Data +            | Analog |     | not present on SAM7S32/16                    |
| SCK0 - SCK1   | Serial Clock                      | I/O    |     | COV4 not present on CAMZC22/40               |
|               |                                   |        |     | SCK1 not present on SAM7S32/16               |
| TXD0 - TXD1   | Transmit Data                     | I/O    |     | TXD1 not present on SAM7S32/16               |
| RXD0 - RXD1   | Receive Data                      | Input  |     | RXD1 not present on SAM7S32/16               |
| RTS0 - RTS1   | Request To Send                   | Output |     | RTS1 not present on SAM7S32/16               |
| CTS0 - CTS1   | Clear To Send                     | Input  |     | CTS1 not present on SAM7S32/16               |
| DCD1          | Data Carrier Detect               | Input  |     | not present on SAM7S32/16                    |
| DTR1          | Data Terminal Ready               | Output |     | not present on SAM7S32/16                    |
| DSR1          | Data Set Ready                    | Input  |     | not present on SAM7S32/16                    |
| RI1           | Ring Indicator                    | Input  |     | not present on SAM7S32/16                    |
| TD            | Transmit Data                     | Output |     |                                              |
| RD            | Receive Data                      | Input  |     |                                              |
| TK            | Transmit Clock                    | I/O    |     |                                              |
| RK            | Receive Clock                     | I/O    |     |                                              |
| TF            | Transmit Frame Sync               | I/O    |     |                                              |
| RF            | Receive Frame Sync                | I/O    |     |                                              |
|               |                                   |        |     |                                              |
| TCLK0 - TCLK2 | External Clock Inputs             | Input  |     | TCLK1 and TCLK2 not present on<br>SAM7S32/16 |
| TIOA0 - TIOA2 | I/O Line A                        | I/O    |     | TIOA2 not present on SAM7S32/16              |
| TIOB0 - TIOB2 | I/O Line B                        | I/O    |     | TIOB2 not present on SAM7S32/16              |
| PWM0 - PWM3   | PWM Channels                      | Output |     |                                              |
|               |                                   | Output |     |                                              |
| MISO          | Master In Slave Out               | I/O    |     |                                              |
| MOSI          | Master Out Slave In               | I/O    |     |                                              |
| SPCK          | SPI Serial Clock                  | I/O    |     |                                              |
| NPCS0         | SPI Peripheral Chip Select 0      | I/O    | Low |                                              |
| NPCS1-NPCS3   | SPI Peripheral Chip Select 1 to 3 | Output | Low |                                              |

### Table 3-1. Signal Description List (Continued)

### Table 3-1. Signal Description List (Continued)

|               |                       |        | 1    |                                   |
|---------------|-----------------------|--------|------|-----------------------------------|
|               |                       |        |      |                                   |
|               |                       |        | I    |                                   |
| TWD           | Two-wire Serial Data  | I/O    |      |                                   |
| ТWCK          | Two-wire Serial Clock | I/O    |      |                                   |
|               |                       | 1      | 1    |                                   |
| AD0-AD3       | Analog Inputs         | Analog |      | Digital pulled-up inputs at reset |
| AD4-AD7       | Analog Inputs         | Analog |      | Analog Inputs                     |
| ADTRG         | ADC Trigger           | Input  |      |                                   |
| ADVREF        | ADC Reference         | Analog |      |                                   |
|               |                       |        |      |                                   |
| PGMEN0-PGMEN2 | Programming Enabling  | Input  |      |                                   |
| PGMM0-PGMM3   | Programming Mode      | Input  |      |                                   |
| PGMD0-PGMD15  | Programming Data      | I/O    |      | PGMD0-PGMD7 only on SAM7S32/16    |
| PGMRDY        | Programming Ready     | Output | High |                                   |
| PGMNVALID     | Data Direction        | Output | Low  |                                   |
| PGMNOE        | Programming Read      | Input  | Low  |                                   |
| PGMCK         | Programming Clock     | Input  |      |                                   |
| PGMNCMD       | Programming Command   | Input  | Low  |                                   |

Note: 1. Refer to Section 6. "I/O Lines Considerations" on page 14.

#### 48-lead LQFP and 48-pad QFN Package Outlines 4.3

Figure 4-3 and Figure 4-4 show the orientation of the 48-lead LQFP and the 48-pad QFN package. A detailed mechanical description is given in the section Mechanical Characteristics of the full datasheet.

### Figure 4-3. 48-lead LQFP Package (Top View)



Figure 4-4. 48-pad QFN Package (Top View)



#### 48-lead LQFP and 48-pad QFN Pinout 4.4

| Table 4 | 4-2. SAM7S32/16 Pi | nout <sup>(1)</sup> |               |   |    |             |   |    |           |
|---------|--------------------|---------------------|---------------|---|----|-------------|---|----|-----------|
| 1       | ADVREF             | 13                  | VDDIO         | Ĩ | 25 | TDI         |   | 37 | TDO       |
| 2       | GND                | 14                  | PA16/PGMD4    | Ĩ | 26 | PA6/PGMNOE  |   | 38 | JTAGSEL   |
| 3       | AD4                | 15                  | PA15/PGMD3    | 1 | 27 | PA5/PGMRDY  |   | 39 | TMS       |
| 4       | AD5                | 16                  | PA14/PGMD2    | 1 | 28 | PA4/PGMNCMD |   | 40 | ТСК       |
| 5       | AD6                | 17                  | PA13/PGMD1    | 1 | 29 | NRST        |   | 41 | VDDCORE   |
| 6       | AD7                | 18                  | VDDCORE       | Ì | 30 | TST         |   | 42 | ERASE     |
| 7       | VDDIN              | 19                  | PA12/PGMD0    | 1 | 31 | PA3         |   | 43 | VDDFLASH  |
| 8       | VDDOUT             | 20                  | PA11/PGMM3    | 1 | 32 | PA2/PGMEN2  |   | 44 | GND       |
| 9       | PA17/PGMD5/AD0     | 21                  | PA10/PGMM2    | Ì | 33 | VDDIO       |   | 45 | XOUT      |
| 10      | PA18/PGMD6/AD1     | 22                  | PA9/PGMM1     | 1 | 34 | GND         |   | 46 | XIN/PGMCK |
| 11      | PA19/PGMD7/AD2     | 23                  | PA8/PGMM0     | 1 | 35 | PA1/PGMEN1  | 1 | 47 | PLLRC     |
| 12      | PA20/AD3           | 24                  | PA7/PGMNVALID | 1 | 36 | PA0/PGMEN0  | 1 | 48 | VDDPLL    |



## 5. Power Considerations

### 5.1 Power Supplies

The SAM7S Series has six types of power supply pins and integrates a voltage regulator, allowing the device to be supplied with only one voltage. The six power supply pin types are:

- VDDIN pin. It powers the voltage regulator and the ADC; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDOUT pin. It is the output of the 1.8V voltage regulator.
- VDDIO pin. It powers the I/O lines and the USB transceivers; dual voltage range is supported. Ranges from 3.0V to 3.6V, 3.3V nominal or from 1.65V to 1.95V, 1.8V nominal. Note that supplying less than 3.0V to VDDIO prevents any use of the USB transceivers.
- VDDFLASH pin. It powers a part of the Flash and is required for the Flash to operate correctly; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDCORE pins. They power the logic of the device; voltage ranges from 1.65V to 1.95V, 1.8V typical. It can be connected to the VDDOUT pin with decoupling capacitor. VDDCORE is required for the device, including its embedded Flash, to operate correctly.

During startup, core supply voltage (VDDCORE) slope must be superior or equal to 6V/ms.

• VDDPLL pin. It powers the oscillator and the PLL. It can be connected directly to the VDDOUT pin.

No separate ground pins are provided for the different power supplies. Only GND pins are provided and should be connected as shortly as possible to the system ground plane.

In order to decrease current consumption, if the voltage regulator and the ADC are not used, VDDIN, ADVREF, AD4, AD5, AD6 and AD7 should be connected to GND. In this case VDDOUT should be left unconnected.

### 5.2 Power Consumption

The SAM7S Series has a static current of less than 60  $\mu$ A on VDDCORE at 25°C, including the RC oscillator, the voltage regulator and the power-on reset. When the brown-out detector is activated, 20  $\mu$ A static current is added.

The dynamic power consumption on VDDCORE is less than 50 mA at full speed when running out of the Flash. Under the same conditions, the power consumption on VDDFLASH does not exceed 10 mA.

### 5.3 Voltage Regulator

The SAM7S Series embeds a voltage regulator that is managed by the System Controller.

In Normal Mode, the voltage regulator consumes less than 100 µA static current and draws 100 mA of output current.

The voltage regulator also has a Low-power Mode. In this mode, it consumes less than 25 µA static current and draws 1 mA of output current.

Adequate output supply decoupling is mandatory for VDDOUT to reduce ripple and avoid oscillations. The best way to achieve this is to use two capacitors in parallel: one external 470 pF (or 1 nF) NPO capacitor must be connected between VDDOUT and GND as close to the chip as possible. One external 2.2  $\mu$ F (or 3.3  $\mu$ F) X7R capacitor must be connected between VDDOUT and GND.

Adequate input supply decoupling is mandatory for VDDIN in order to improve startup stability and reduce source voltage drop. The input decoupling capacitor should be placed close to the chip. For example, two capacitors can be used in parallel: 100 nF NPO and 4.7 µF X7R.

### 5.4 Typical Powering Schematics

The SAM7S Series supports a 3.3V single supply mode. The internal regulator is connected to the 3.3V source and its output feeds VDDCORE and the VDDPLL. Figure 5-1 shows the power schematics to be used for USB bus-powered systems.



Figure 5-1. 3.3V System Single Power Supply Schematic



# 6. I/O Lines Considerations

### 6.1 JTAG Port Pins

TMS, TDI and TCK are schmitt trigger inputs. TMS and TCK are 5-V tolerant, TDI is not. TMS, TDI and TCK do not integrate a pull-up resistor.

TDO is an output, driven at up to VDDIO, and has no pull-up resistor.

The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. The JTAGSEL pin integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

### 6.2 Test Pin

The TST pin is used for manufacturing test, fast programming mode or SAM-BA Boot Recovery of the SAM7S Series when asserted high. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

To enter fast programming mode, the TST pin and the PA0 and PA1 pins should be tied high and PA2 tied to low.

To enter SAM-BA Boot Recovery, the TST pin and the PA0, PA1 and PA2 pins should be tied high for at least 10 seconds. Then a power cycle of the board is mandatory.

Driving the TST pin at a high level while PA0 or PA1 is driven at 0 leads to unpredictable results.

### 6.3 Reset Pin

The NRST pin is bidirectional with an open drain output buffer. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. There is no constraint on the length of the reset pulse, and the reset controller can guarantee a minimum pulse length. This allows connection of a simple push-button on the pin NRST as system user reset, and the use of the signal NRST to reset all the components of the system.

The NRST pin integrates a permanent pull-up resistor to VDDIO.

### 6.4 ERASE Pin

The ERASE pin is used to re-initialize the Flash content and some of its NVM bits. It integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

### 6.5 PIO Controller A Lines

- All the I/O lines PA0 to PA31on SAM7S512/256/128/64/321 (PA0 to PA20 on SAM7S32) are 5V-tolerant and all
  integrate a programmable pull-up resistor.
- All the I/O lines PA0 to PA31 on SAM7S161 (PA0 to PA20 on SAM7S16) are **not** 5V-tolerant and all integrate a programmable pull-up resistor.

Programming of this pull-up resistor is performed independently for each I/O line through the PIO controllers.

5V-tolerant means that the I/O lines can drive voltage level according to VDDIO, but can be driven with a voltage of up to 5.5V. However, driving an I/O line with a voltage over VDDIO while the programmable pull-up resistor is enabled will create a current path through the pull-up resistor from the I/O line to VDDIO. Care should be taken, in particular at reset, as all the I/O lines default to input with the pull-up resistor enabled at reset.

### 6.6 I/O Line Drive Levels

The PIO lines PA0 to PA3 are high-drive current capable. Each of these I/O lines can drive up to 16 mA permanently. The remaining I/O lines can draw only 8 mA.

However, the total current drawn by all the I/O lines cannot exceed 150 mA (100 mA for SAM7S32/16).



### 8.7 Memory Mapping

### 8.7.1 Internal SRAM

- The SAM7S512 embeds a high-speed 64-Kbyte SRAM bank.
- The SAM7S256 embeds a high-speed 64-Kbyte SRAM bank.
- The SAM7S128 embeds a high-speed 32-Kbyte SRAM bank.
- The SAM7S64 embeds a high-speed 16-Kbyte SRAM bank.
- The SAM7S321 embeds a high-speed 8-Kbyte SRAM bank.
- The SAM7S32 embeds a high-speed 8-Kbyte SRAM bank.
- The SAM7S161 embeds a high-speed 4-Kbyte SRAM bank.
- The SAM7S16 embeds a high-speed 4-Kbyte SRAM bank

After reset and until the Remap Command is performed, the SRAM is only accessible at address 0x0020 0000. After Remap, the SRAM also becomes available at address 0x0.

### 8.7.2 Internal ROM

The SAM7S Series embeds an Internal ROM. The ROM contains the FFPI and the SAM-BA program.

The internal ROM is not mapped by default.

### 8.7.3 Internal Flash

- The SAM7S512 features two contiguous banks (dual plane) of 256 Kbytes of Flash.
- The SAM7S256 features one bank (single plane) of 256 Kbytes of Flash.
- The SAM7S128 features one bank (single plane) of 128 Kbytes of Flash.
- The SAM7S64 features one bank (single plane) of 64 Kbytes of Flash.
- The SAM7S321/32 features one bank (single plane) of 32 Kbytes of Flash.
- The SAM7S161/16 features one bank (single plane) of 16 Kbytes of Flash.

At any time, the Flash is mapped to address 0x0010 0000. It is also accessible at address 0x0 after the reset and before the Remap Command.



### Figure 8-2. Internal Memory Mapping

### 8.8.6 Calibration Bits

Eight NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits.

### 8.9 Fast Flash Programming Interface

The Fast Flash Programming Interface allows programming the device through either a serial JTAG interface or through a multiplexed fully-handshaked parallel port. It allows gang-programming with market-standard industrial programmers.

The FFPI supports read, page program, page erase, full erase, lock, unlock and protect commands.

The Fast Flash Programming Interface is enabled and the Fast Programming Mode is entered when the TST pin and the PA0 and PA1 pins are all tied high and PA2 is tied low.

### 8.10 SAM-BA Boot Assistant

The SAM-BA<sup>®</sup> Boot Recovery restores the SAM-BA Boot in the first two sectors of the on-chip Flash memory. The SAM-BA Boot recovery is performed when the TST pin and the PA0, PA1 and PA2 pins are all tied high for 10 seconds. Then, a power cycle of the board is mandatory.

The SAM-BA Boot Assistant is a default Boot Program that provides an easy way to program in situ the on-chip Flash memory.

The SAM-BA Boot Assistant supports serial communication through the DBGU or through the USB Device Port. (The SAM7S32/16 have no USB Device Port.)

- Communication through the DBGU supports a wide range of crystals from 3 to 20 MHz via software autodetection.
- Communication through the USB Device Port is limited to an 18.432 MHz crystal. (

The SAM-BA Boot provides an interface with SAM-BA Graphic User Interface (GUI).

### 9. System Controller

The System Controller manages all vital blocks of the microcontroller: interrupts, clocks, power, time, debug and reset.

The System Controller peripherals are all mapped to the highest 4 Kbytes of address space, between addresses 0xFFFF F000 and 0xFFFF FFFF.

Figure 9-1 on page 26 and Figure 9-2 on page 27 show the product specific System Controller Block Diagrams.

Figure 8-1 on page 20 shows the mapping of the of the User Interface of the System Controller peripherals. Note that the memory controller configuration user interface is also mapped within this address space.

#### Figure 9-4. Power Management Controller Block Diagram



### 9.4 Advanced Interrupt Controller

- Controls the interrupt lines (nIRQ and nFIQ) of an ARM Processor
- Individually maskable and vectored interrupt sources
  - Source 0 is reserved for the Fast Interrupt Input (FIQ)
  - Source 1 is reserved for system peripherals RTT, PIT, EFC, PMC, DBGU, etc.)
  - Other sources control the peripheral interrupts or external interrupts
  - Programmable edge-triggered or level-sensitive internal sources
  - Programmable positive/negative edge-triggered or high/low level-sensitive external sources
- 8-level Priority Controller
  - Drives the normal interrupt of the processor
  - Handles priority of the interrupt sources
  - Higher priority interrupts can be served during service of lower priority interrupt
- Vectoring
  - Optimizes interrupt service routine branch and execution
  - One 32-bit vector register per interrupt source
  - Interrupt vector register reads the corresponding current interrupt vector
- Protect Mode
  - Easy debugging by preventing automatic operations
- Fast Forcing
  - Permits redirecting any interrupt source on the fast interrupt
- General Interrupt Mask
  - Provides processor synchronization on events without triggering an interrupt

### 9.5 Debug Unit

- Comprises:
  - One two-pin UART
  - One Interface for the Debug Communication Channel (DCC) support

### 9.9 PIO Controller

- One PIO Controller, controlling 32 I/O lines (21 for SAM7S32/16)
- Fully programmable through set/clear registers
- Multiplexing of two peripheral functions per I/O line
- For each I/O line (whether assigned to a peripheral or used as general-purpose I/O)
  - Input change interrupt
  - Half a clock period glitch filter
  - Multi-drive option enables driving in open drain
  - Programmable pull-up on each I/O line
  - Pin data status register, supplies visibility of the level on the pin at any time
- Synchronous output, provides Set and Clear of several I/O lines in a single write

### 9.10 Voltage Regulator Controller

The aim of this controller is to select the Power Mode of the Voltage Regulator between Normal Mode (bit 0 is cleared) or Standby Mode (bit 0 is set).



### 10. Peripherals

### 10.1 User Interface

The User Peripherals are mapped in the 256 MBytes of address space between 0xF000 0000 and 0xFFFF EFFF. Each peripheral is allocated 16 Kbytes of address space.

A complete memory map is provided in Figure 8-1 on page 20.

### 10.2 Peripheral Identifiers

The SAM7S Series embeds a wide range of peripherals. Table 10-1 defines the Peripheral Identifiers of the SAM7S512/256/128/64/321/161. Table 10-2 defines the Peripheral Identifiers of the SAM7S32/16. A peripheral identifier is required for the control of the peripheral interrupt with the Advanced Interrupt Controller and for the control of the peripheral clock with the Power Management Controller.

| 0       | AIC                 | Advanced Interrupt Controller | FIQ  |
|---------|---------------------|-------------------------------|------|
| 1       | SYSC <sup>(1)</sup> | System                        |      |
| 2       | PIOA                | Parallel I/O Controller A     |      |
| 3       | Reserved            |                               |      |
| 4       | ADC <sup>(1)</sup>  | Analog-to Digital Converter   |      |
| 5       | SPI                 | Serial Peripheral Interface   |      |
| 6       | US0                 | USART 0                       |      |
| 7       | US1                 | USART 1                       |      |
| 8       | SSC                 | Synchronous Serial Controller |      |
| 9       | TWI                 | Two-wire Interface            |      |
| 10      | PWMC                | PWM Controller                |      |
| 11      | UDP                 | USB Device Port               |      |
| 12      | TC0                 | Timer/Counter 0               |      |
| 13      | TC1                 | Timer/Counter 1               |      |
| 14      | TC2                 | Timer/Counter 2               |      |
| 15 - 29 | Reserved            |                               |      |
| 30      | AIC                 | Advanced Interrupt Controller | IRQ0 |
| 31      | AIC                 | Advanced Interrupt Controller | IRQ1 |

### Table 10-1. Peripheral Identifiers (SAM7S512/256/128/64/321/161)

Note: 1. Setting SYSC and ADC bits in the clock set/clear registers of the PMC has no effect. The System Controller is continuously clocked. The ADC clock is automatically started for the first conversion. In Sleep Mode the ADC clock is automatically stopped after each conversion.

Note: 1. Setting SYSC and ADC bits in the clock set/clear registers of the PMC has no effect. The System Controller is continuously clocked. The ADC clock is automatically started for the first conversion. In Sleep Mode the ADC clock is automatically stopped after each conversion.

### 10.4 PIO Controller A Multiplexing

### Table 10-3. Multiplexing on PIO Controller A (SAM7S512/256/128/64/321/161)

| PA0  | PWM0  | TIOA0 | High-Drive |  |
|------|-------|-------|------------|--|
| PA1  | PWM1  | TIOB0 | High-Drive |  |
| PA2  | PWM2  | SCK0  | High-Drive |  |
| PA3  | TWD   | NPCS3 | High-Drive |  |
| PA4  | TWCK  | TCLK0 |            |  |
| PA5  | RXD0  | NPCS3 |            |  |
| PA6  | TXD0  | PCK0  |            |  |
| PA7  | RTS0  | PWM3  |            |  |
| PA8  | CTS0  | ADTRG |            |  |
| PA9  | DRXD  | NPCS1 |            |  |
| PA10 | DTXD  | NPCS2 |            |  |
| PA11 | NPCS0 | PWM0  |            |  |
| PA12 | MISO  | PWM1  |            |  |
| PA13 | MOSI  | PWM2  |            |  |
| PA14 | SPCK  | PWM3  |            |  |
| PA15 | TF    | TIOA1 |            |  |
| PA16 | ТК    | TIOB1 |            |  |
| PA17 | TD    | PCK1  | AD0        |  |
| PA18 | RD    | PCK2  | AD1        |  |
| PA19 | RK    | FIQ   | AD2        |  |
| PA20 | RF    | IRQ0  | AD3        |  |
| PA21 | RXD1  | PCK1  |            |  |
| PA22 | TXD1  | NPCS3 |            |  |
| PA23 | SCK1  | PWM0  |            |  |
| PA24 | RTS1  | PWM1  |            |  |
| PA25 | CTS1  | PWM2  |            |  |
| PA26 | DCD1  | TIOA2 |            |  |
| PA27 | DTR1  | TIOB2 |            |  |
| PA28 | DSR1  | TCLK1 |            |  |
| PA29 | RI1   | TCLK2 |            |  |
| PA30 | IRQ1  | NPCS2 |            |  |
| PA31 | NPCS1 | PCK2  |            |  |

### 10.8 Serial Synchronous Controller

- Provides serial synchronous communication links used in audio and telecom applications
- Contains an independent receiver and transmitter and a common clock divider
- Offers a configurable frame sync and data length
- Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal
- Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal

### 10.9 Timer Counter

- Three 16-bit Timer Counter Channels
  - Two output compare or one input capture per channel (except for SAM7S32/16 which have only two channels connected to the PIO)
- Wide range of functions including:
  - Frequency measurement
  - Event counting
  - Interval measurement
  - Pulse generation
  - Delay timing
  - Pulse Width Modulation
  - Up/down capabilities
- Each channel is user-configurable and contains:
  - Three external clock inputs (The SAM7S32/16 have one)
  - Five internal clock inputs, as defined in Table 10-5

### Table 10-5. Timer Counter Clocks Assignment

| TIMER_CLOCK1 | MCK/2    |
|--------------|----------|
| TIMER_CLOCK2 | MCK/8    |
| TIMER_CLOCK3 | MCK/32   |
| TIMER_CLOCK4 | MCK/128  |
| TIMER_CLOCK5 | MCK/1024 |

- Two multi-purpose input/output signals
- Two global registers that act on all three TC channels

### 10.10 PWM Controller

- Four channels, one 16-bit counter per channel
- Common clock generator, providing thirteen different clocks
  - One Modulo n counter providing eleven clocks
  - Two independent linear dividers working on modulo n counter outputs
- Independent channel programming
  - Independent enable/disable commands
  - Independent clock selection
  - Independent period and duty cycle, with double buffering
  - Programmable selection of the output waveform polarity

# 11. Package Drawings

The SAM7S series devices are available in LQFP and QFN package types.

### 11.1 LQFP Packages

### Figure 11-1. 48-and 64-lead LQFP Package Drawing



| Symbol     |      |           |                |            |            |            |
|------------|------|-----------|----------------|------------|------------|------------|
| A          | _    | _         | 1.60           | _          | _          | 0.063      |
| A1         | 0.05 | -         | 0.15           | 0.002      | -          | 0.006      |
| A2         | 1.35 | 1.40      | 1.45           | 0.053      | 0.055      | 0.057      |
| D          |      | 9.00 BSC  |                |            | 0.354 BSC  |            |
| D1         |      | 7.00 BSC  |                |            | 0.276 BSC  |            |
| Е          |      | 9.00 BSC  |                |            | 0.354 BSC  |            |
| E1         |      | 7.00 BSC  |                |            | 0.276 BSC  |            |
| R2         | 0.08 | _         | 0.20           | 0.003      | -          | 0.008      |
| R1         | 0.08 | _         | _              | 0.003      | _          | _          |
| q          | 0°   | 3.5°      | 7°             | 0°         | 3.5°       | <b>7</b> ° |
| θ1         | 0°   | _         | _              | 0°         | -          | _          |
| θ2         | 11°  | 12°       | 13°            | 11°        | 12°        | 13°        |
| $\theta_3$ | 11°  | 12°       | 13°            | 11°        | 12°        | 13°        |
| С          | 0.09 | _         | 0.20           | 0.004      | _          | 0.008      |
| L          | 0.45 | 0.60      | 0.75           | 0.018      | 0.024      | 0.030      |
| L1         |      | 1.00 REF  |                |            | 0.039 REF  |            |
| S          | 0.20 | _         | _              | 0.008      | _          | _          |
| b          | 0.17 | 0.20      | 0.27           | 0.007      | 0.008      | 0.011      |
| е          |      | 0.50 BSC. |                |            | 0.020 BSC. |            |
| D2         |      | 5.50      |                |            | 0.217      |            |
| E2         |      | 5.50      |                |            | 0.217      |            |
|            |      | Tolerance | es of Form and | d Position |            |            |
| aaa        | 0.20 |           |                |            | 0.008      |            |
| bbb        | 0.20 |           |                | 0.008      |            |            |
| CCC        |      | 0.08      |                |            | 0.003      |            |
| ddd        |      | 0.08      |                |            | 0.003      |            |

Table 11-1. 48-lead LQFP Package Dimensions (in mm)

| Symbol         |      |           |                |            |            |            |
|----------------|------|-----------|----------------|------------|------------|------------|
| А              | _    |           | 1.60           | _          | _          | 0.063      |
| A1             | 0.05 | _         | 0.15           | 0.002      | _          | 0.006      |
| A2             | 1.35 | 1.40      | 1.45           | 0.053      | 0.055      | 0.057      |
| D              |      | 12.00 BSC |                |            | 0.472 BSC  |            |
| D1             |      | 10.00 BSC |                |            | 0.383 BSC  |            |
| Е              |      | 12.00 BSC |                |            | 0.472 BSC  |            |
| E1             |      | 10.00 BSC |                |            | 0.383 BSC  |            |
| R2             | 0.08 | -         | 0.20           | 0.003      | -          | 0.008      |
| R1             | 0.08 | -         | -              | 0.003      | -          | _          |
| q              | 0°   | 3.5°      | <b>7</b> °     | 0°         | 3.5°       | <b>7</b> ° |
| θ <sub>1</sub> | 0°   | -         | -              | 0°         | -          | _          |
| θ2             | 11°  | 12°       | 13°            | 11°        | 12°        | 13°        |
| $\theta_3$     | 11°  | 12°       | 13°            | 11°        | 12°        | 13°        |
| С              | 0.09 | -         | 0.20           | 0.004      | -          | 0.008      |
| L              | 0.45 | 0.60      | 0.75           | 0.018      | 0.024      | 0.030      |
| L1             |      | 1.00 REF  |                | 0.039 REF  |            |            |
| S              | 0.20 | -         | -              | 0.008      | -          | _          |
| b              | 0.17 | 0.20      | 0.27           | 0.007      | 0.008      | 0.011      |
| е              |      | 0.50 BSC. |                |            | 0.020 BSC. |            |
| D2             |      | 7.50      |                |            | 0.285      |            |
| E2             | 7.50 |           |                |            | 0.285      |            |
|                |      | Tolerance | es of Form and | d Position |            |            |
| aaa            | 0.20 |           |                |            | 0.008      |            |
| bbb            | 0.20 |           |                | 0.008      |            |            |
| CCC            |      | 0.08      |                |            | 0.003      |            |
| ddd            |      | 0.08      |                |            | 0.003      |            |

### Table 11-2. 64-lead LQFP Package Dimensions (in mm)

### 11.2 QFN Packages

Figure 11-2. 48-pad QFN Package



| Symbol |       | -        |                |           |           |       |  |
|--------|-------|----------|----------------|-----------|-----------|-------|--|
| Symbol |       |          |                |           |           |       |  |
| А      | -     | _        | 090            | _         | _         | 0.035 |  |
| A1     | -     | _        | 0.05           | -         | -         | 0.001 |  |
| A2     | -     | 0.65     | 0.70           | _         | 0.026     | 0.028 |  |
| A3     |       | 0.20 REF |                |           | 0.008 REF |       |  |
| b      | 0.23  | 0.25     | 0.28           | 0.009     | 0.010     | 0.011 |  |
| D      |       | 9.00 bsc |                |           | 0.354 bsc |       |  |
| D2     | 6.95  | 7.10     | 7.25           | 0.274     | 0.280     | 0.285 |  |
| Е      |       | 9.00 bsc |                | 0.354 bsc |           |       |  |
| E2     | 6.95  | 7.10     | 7.25           | 0.274     | 0.280     | 0.285 |  |
| L      | 0.35  | 0.40     | 0.45           | 0.014     | 0.016     | 0.018 |  |
| е      |       | 0.50 bsc | 1              |           | 0.020 bsc |       |  |
| R      | 0.125 | _        | _              | 0.0005    | _         | _     |  |
|        |       | Toleranc | es of Form and | Position  |           |       |  |
| aaa    | 0.10  |          |                |           | 0.004     |       |  |
| bbb    | 0.10  |          |                | 0.004     |           |       |  |
| CCC    |       | 0.05     |                |           | 0.002     |       |  |

Table 11-4. 64-pad QFN Package Dimensions (in mm)

|         | "Features", "Debug Unit (DBGU)" updated with "Mode for General Purpose 2-wire UART Serial Communication"                                | 5846      |  |  |  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|
|         | Section 7.4 "Peripheral DMA Controller", added list of PDC priorities.                                                                  | 5913      |  |  |  |
|         | Section 9. "System Controller", Figure 9-1 and Figure 9-2 RTT is reset by "power_on_reset".                                             | 5224      |  |  |  |
| 6175GS  | Section 9.1.1 "Brownout Detector and Power-on Reset", fourth paragraph reduced.                                                         | 5685      |  |  |  |
|         | Section 9.5 "Debug Unit", the list; Section I "Chip ID Registers", chip IDs updated, added SAM7S32 Rev B and SAM7S64 Rev B to the list. | rfo       |  |  |  |
|         | Section 12. "SAM7S Ordering Information", Updated product ordering information by MRL A and MRL B versions.                             |           |  |  |  |
| 6175HS  | Section 6.2 "Test Pin", added to SAM-BA Boot recovery procedure, a power cycle of the board is mandatory.                               | 6068      |  |  |  |
| 0175115 | Section 8.10 "SAM-BA Boot Assistant", added to SAM-BA Boot recovery procedure, a power cycle of the board is mandatory.                 |           |  |  |  |
| 6175IS  | Section 9.5 "Debug Unit", Chip ID Registers list updated.                                                                               | 7185      |  |  |  |
| 017515  | MRL C column added to Table 12-1, "SAM7S Series Ordering Information".                                                                  | 7105      |  |  |  |
|         | Product Series Naming Convention                                                                                                        | rfo       |  |  |  |
|         | Except for part ordering and library references, AT91 prefix dropped from most nomenclature.                                            | 110       |  |  |  |
| 6175JS  | AT91SAM7S becomes SAM7S.                                                                                                                |           |  |  |  |
|         | Debug Unit:                                                                                                                             | 7945      |  |  |  |
|         | "Chip ID Registers" on page 31, Chip ID is 0x270B0A4F for AT91SAM7S512 Rev B                                                            | 7945      |  |  |  |
| 6175KS  | Section 9.5 "Debug Unit", Chip ID Registers list updated. Added Chip ID for SAM7S128 Rev D and SAM7S256 Rev D                           | 8380/8467 |  |  |  |
|         | Table 12-1, "SAM7S Series Ordering Information".Added SAM7S128 Rev D and SAM7S256 Rev D                                                 |           |  |  |  |

# Atmel Enabling Unlimited Possibilities<sup>®</sup>

Atmel Corporation 1600 Technology Drive San Jose, CA 95110 USA Tel: (+1) (408) 441-0311 Fax: (+1) (408) 487-2600 www.atmel.com Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Roa Kwun Tong, Kowloon HONG KONG Tel: (+852) 2245-6100 Fax: (+852) 2722-1369 Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621 Atmel Japan G.K. 16F Shin-Osaki Kangyo Bldg 1-6-4 Osaki, Shinagawa-ku Tokyo 141-0032 JAPAN Tel: (+81) (3) 6417-0300 Fax: (+81) (3) 6417-0370

© 2012 Atmel Corporation. All rights reserved. / Rev.: 6175KS-ATARM-25-Oct-12

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, SAM-BA<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Windows<sup>®</sup> and others are registered trademarks or trademarks of Microsoft Corporation in the US and/or in other countries. ARM<sup>®</sup>, the ARM Powered<sup>®</sup> logo, ARM7TDMI<sup>®</sup>, Thumb<sup>®</sup>, and others are registered trademarks or trademarks of ARM Limited. Other terms and product names may be the trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.