

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Discontinued at Digi-Key                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                          |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 20MHz                                                                            |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, SPI, UART/USART                               |
| Peripherals                | PWM, WDT                                                                         |
| Number of I/O              | 103                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 2.7V                                                                     |
| Data Converters            | A/D 16x8/10b                                                                     |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 144-LQFP                                                                         |
| Supplier Device Package    | PG-TQFP-144-7                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/sak-xc167ci-16f20f-bb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 16-Bit Single-Chip Microcontroller with C166SV2 Core XC166 Family

# **1** Summary of Features

- High Performance 16-bit CPU with 5-Stage Pipeline
  - 25 ns Instruction Cycle Time at 40 MHz CPU Clock (Single-Cycle Execution)
  - 1-Cycle Multiplication (16 ×16 bit), Background Division (32 / 16 bit) in 21 Cycles
  - 1-Cycle Multiply-and-Accumulate (MAC) Instructions
  - Enhanced Boolean Bit Manipulation Facilities
  - Zero-Cycle Jump Execution
  - Additional Instructions to Support HLL and Operating Systems
  - Register-Based Design with Multiple Variable Register Banks
  - Fast Context Switching Support with Two Additional Local Register Banks
  - 16 Mbytes Total Linear Address Space for Code and Data
  - 1024 Bytes On-Chip Special Function Register Area (C166 Family Compatible)
- 16-Priority-Level Interrupt System with 77 Sources, Sample-Rate down to 50 ns
- 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC), 24-Bit Pointers Cover Total Address Space
- Clock Generation via on-chip PLL (factors 1:0.15 ... 1:10), or via Prescaler (factors 1:1 ... 60:1)
- On-Chip Memory Modules
  - 2 Kbytes On-Chip Dual-Port RAM (DPRAM)
  - 4 Kbytes On-Chip Data SRAM (DSRAM)
  - 2 Kbytes On-Chip Program/Data SRAM (PSRAM)
  - 128 Kbytes On-Chip Program Memory (Flash Memory)
- On-Chip Peripheral Modules
  - 16-Channel A/D Converter with Programmable Resolution (10-bit or 8-bit) and Conversion Time (down to 2.55  $\mu s$  or 2.15  $\mu s)$
  - Two 16-Channel General Purpose Capture/Compare Units (32 Input/Output Pins)
  - Capture/Compare Unit for flexible PWM Signal Generation (CAPCOM6) (3/6 Capture/Compare Channels and 1 Compare Channel)
  - Multi-Functional General Purpose Timer Unit with 5 Timers
  - Two Synchronous/Asynchronous Serial Channels (USARTs)
  - Two High-Speed-Synchronous Serial Channels
  - On-Chip TwinCAN Interface (Rev. 2.0B active) with 32 Message Objects (Full CAN/Basic CAN) on Two CAN Nodes, and Gateway Functionality
  - IIC Bus Interface (10-bit addressing, 400 kbit/s) with 3 Channels (multiplexed)
  - On-Chip Real Time Clock, Driven by Dedicated Oscillator
- · Idle, Sleep, and Power Down Modes with Flexible Power Management
- Programmable Watchdog Timer and Oscillator Watchdog



#### **Summary of Features**

- Up to 12 Mbytes External Address Space for Code and Data
  - Programmable External Bus Characteristics for Different Address Ranges
  - Multiplexed or Demultiplexed External Address/Data Buses
  - Selectable Address Bus Width
  - 16-Bit or 8-Bit Data Bus Width
  - Five Programmable Chip-Select Signals
  - Hold- and Hold-Acknowledge Bus Arbitration Support
- Up to 103 General Purpose I/O Lines, partly with Selectable Input Thresholds and Hysteresis
- On-Chip Bootstrap Loader
- Supported by a Large Range of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards
- On-Chip Debug Support via JTAG Interface
- 144-Pin Green TQFP Package, 0.5 mm (19.7 mil) pitch (RoHS compliant)

## **Ordering Information**

The ordering code for Infineon microcontrollers provides an exact reference to the required product. This ordering code identifies:

- the derivative itself, i.e. its function set, the temperature range, and the supply voltage
- the package and the type of delivery.

For the available ordering codes for the XC167 please refer to the **"Product Catalog Microcontrollers"**, which summarizes all available microcontroller variants.

Note: The ordering codes for Mask-ROM versions are defined for each product after verification of the respective ROM code.

This document describes several derivatives of the XC167 group. **Table 1** enumerates these derivatives and summarizes the differences. As this document refers to all of these derivatives, some descriptions may not apply to a specific product.

For simplicity all versions are referred to by the term **XC167** throughout this document.



## **General Device Information**

| Table 2Pin Definitions and Functions |             |                |                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                     |  |  |  |  |
|--------------------------------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Sym-<br>bol                          | Pin<br>Num. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                     |  |  |  |  |
| P20.12                               | 3           | IO             | For details,                                                                                                                                                                                                                                                                                                                                                                                                      | please refer to the description of P20.                                                                                                                                                                                                             |  |  |  |  |
| NMI                                  | 4           | 1              | Non-Maskable Interrupt Input. A high to low transition at this<br>pin causes the CPU to vector to the NMI trap routine. When<br>the PWRDN (power down) instruction is executed, the NMI<br>pin must be low in order to force the XC167 into power down<br>mode. If NMI is high, when PWRDN is executed, the part will<br>continue to run in normal mode.<br>If not used, pin NMI should be pulled high externally |                                                                                                                                                                                                                                                     |  |  |  |  |
| P6                                   |             | 10             | Port 6 is an<br>programme<br>state) or ou<br>driver). The<br>or special).<br>The Port 6                                                                                                                                                                                                                                                                                                                           | 8-bit bidirectional I/O port. Each pin can be<br>ed for input (output driver in high-impedance<br>itput (configurable as push/pull or open drain<br>e input threshold of Port 6 is selectable (standard<br>pins also serve for alternate functions: |  |  |  |  |
| P6.0                                 | 7           | 0              |                                                                                                                                                                                                                                                                                                                                                                                                                   | Chip Select 0 Output,<br>CARCOM1: CC0 Capture Inp./Compare Output                                                                                                                                                                                   |  |  |  |  |
| P6.1                                 | 8           | 0              | CS1<br>CC110                                                                                                                                                                                                                                                                                                                                                                                                      | Chip Select 1 Output,<br>CAPCOM1: CC1 Capture Inp./Compare Output                                                                                                                                                                                   |  |  |  |  |
| P6.2                                 | 9           | 0              | CS2                                                                                                                                                                                                                                                                                                                                                                                                               | CAPCOM1: CC2 Capture Inp./Compare Output                                                                                                                                                                                                            |  |  |  |  |
| P6.3                                 | 10          | 0              | $\frac{CO2}{CS3}$                                                                                                                                                                                                                                                                                                                                                                                                 | CAPCOM1: CC3 Capture Inp./Compare Output                                                                                                                                                                                                            |  |  |  |  |
| P6.4                                 | 11          | 0              | CS4<br>CC4IO                                                                                                                                                                                                                                                                                                                                                                                                      | Chip Select 4 Output,<br>CAPCOM1: CC4 Capture Inp./Compare Output                                                                                                                                                                                   |  |  |  |  |
| P6.5                                 | 12          |                | HOLD                                                                                                                                                                                                                                                                                                                                                                                                              | External Master Hold Request Input,                                                                                                                                                                                                                 |  |  |  |  |
| P6.6                                 | 13          | 10<br>1/0      | HLDA                                                                                                                                                                                                                                                                                                                                                                                                              | Hold Acknowledge Output (master mode) or<br>Input (slave mode),                                                                                                                                                                                     |  |  |  |  |
| P6.7                                 | 14          | 10<br>0<br>10  | CC6IO<br>BREQ<br>CC7IO                                                                                                                                                                                                                                                                                                                                                                                            | CAPCOM1: CC6 Capture Inp./Compare Output<br>Bus Request Output,<br>CAPCOM1: CC7 Capture Inp./Compare Output                                                                                                                                         |  |  |  |  |



## **General Device Information**

| Table 2        | Pin Definitions and Functions (cont'd) |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|----------------|----------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Sym-<br>bol    | Pin<br>Num.                            | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| XTAL2<br>XTAL1 | 137<br>138                             | O<br>I         | <ul> <li>XTAL2: Output of the main oscillator amplifier circuit</li> <li>XTAL1: Input to the main oscillator amplifier and input to the internal clock generator</li> <li>To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed.</li> <li>Note: Input pin XTAL1 belongs to the core voltage domain</li> </ul>                                                                                                                                |  |  |  |
|                |                                        |                | Therefore, input voltages must be within the range defined for $V_{DDI}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| XTAL3<br>XTAL4 | 140<br>141                             | 1<br>O         | <ul> <li>XTAL3: Input to the auxiliary (32-kHz) oscillator amplifier</li> <li>XTAL4: Output of the auxiliary (32-kHz) oscillator amplifier circuit</li> <li>To clock the device from an external source, drive XTAL3, while leaving XTAL4 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed.</li> </ul>                                                                                                                                                                                                                |  |  |  |
|                |                                        |                | Note: Input pin XTAL3 belongs to the core voltage domain. Therefore, input voltages must be within the range defined for $V_{DDI}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| RSTIN          | 142                                    | 1              | Reset Input with Schmitt-Trigger characteristics. A low-level<br>at this pin while the oscillator is running resets the XC167.<br>A spike filter suppresses input pulses < 10 ns. Input pulses<br>> 100 ns safely pass the filter. The minimum duration for a<br>safe recognition should be 100 ns + 2 CPU clock cycles.<br>Note: The reset duration must be sufficient to let the<br>hardware configuration signals settle.<br><u>External circuitry must guarantee low-level at the<br/>RSTIN pin at least until both power supply voltages<br/>have reached the operating range.</u> |  |  |  |
| BRK<br>OUT     | 143                                    | 0              | Debug System: Break Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| BRKIN          | 144                                    | I              | Debug System: Break In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| NC             | 1, 2,<br>107 -<br>110                  | _              | No connection.<br>It is recommended not to connect these pins to the PCB.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |



## 3.2 External Bus Controller

All of the external memory accesses are performed by a particular on-chip External Bus Controller (EBC). It can be programmed either to Single Chip Mode when no external memory is required, or to one of four different external memory access modes<sup>1</sup>), which are as follows:

- 16 ... 24-bit Addresses, 16-bit Data, Demultiplexed
- 16 ... 24-bit Addresses, 16-bit Data, Multiplexed
- 16 ... 24-bit Addresses, 8-bit Data, Multiplexed
- 16 ... 24-bit Addresses, 8-bit Data, Demultiplexed

In the demultiplexed bus modes, addresses are output on PORT1 and data is input/output on PORT0 or P0L, respectively. In the multiplexed bus modes both addresses and data use PORT0 for input/output. The high order address (segment) lines use Port 4. The number of active segment address lines is selectable, restricting the external address space to 8 Mbytes ... 64 Kbytes. This is required when interface lines are assigned to Port 4.

Up to 5 external  $\overline{CS}$  signals (4 windows plus default) can be generated in order to save external glue logic. External modules can directly be connected to the common address/data bus and their individual select lines.

Access to very slow memories or modules with varying access times is supported via a particular 'Ready' function. The active level of the control input signal is selectable.

A HOLD/HLDA protocol is available for bus arbitration and allows the sharing of external resources with other bus masters. The bus arbitration is enabled by software. After enabling, pins P6.7 ... P6.5 (BREQ, HLDA, HOLD) are automatically controlled by the EBC. In Master Mode (default after reset) the HLDA pin is an output. In Slave Mode pin HLDA is switched to input. This allows the direct connection of the slave controller to another master controller without glue logic.

Important timing characteristics of the external bus interface have been made programmable (via registers TCONCSx/FCONCSx) to allow the user the adaption of a wide range of different types of memories and external peripherals.

In addition, up to 4 independent address windows may be defined (via registers ADDRSELx) which control the access to different resources with different bus characteristics. These address windows are arranged hierarchically where window 4 overrides window 3, and window 2 overrides window 1. All accesses to locations not covered by these 4 address windows are controlled by TCONCS0/FCONCS0. The currently active window can generate a chip select signal.

The external bus timing is related to the rising edge of the reference clock output CLKOUT. The external bus protocol is compatible with that of the standard C166 Family.

<sup>1)</sup> Bus modes are switched dynamically if several address windows with different mode settings are used.



## Table 4XC167 Interrupt Nodes

| Source of Interrupt or PEC<br>Service Request | Control<br>Register | Vector<br>Location <sup>1)</sup> | Trap<br>Number                    |
|-----------------------------------------------|---------------------|----------------------------------|-----------------------------------|
| CAPCOM Register 0                             | CC1_CC0IC           | xx'0040 <sub>H</sub>             | 10 <sub>H</sub> / 16 <sub>D</sub> |
| CAPCOM Register 1                             | CC1_CC1IC           | xx'0044 <sub>H</sub>             | 11 <sub>H</sub> / 17 <sub>D</sub> |
| CAPCOM Register 2                             | CC1_CC2IC           | xx'0048 <sub>H</sub>             | 12 <sub>H</sub> / 18 <sub>D</sub> |
| CAPCOM Register 3                             | CC1_CC3IC           | xx'004C <sub>H</sub>             | 13 <sub>H</sub> / 19 <sub>D</sub> |
| CAPCOM Register 4                             | CC1_CC4IC           | xx'0050 <sub>H</sub>             | 14 <sub>H</sub> / 20 <sub>D</sub> |
| CAPCOM Register 5                             | CC1_CC5IC           | xx'0054 <sub>H</sub>             | 15 <sub>H</sub> / 21 <sub>D</sub> |
| CAPCOM Register 6                             | CC1_CC6IC           | xx'0058 <sub>H</sub>             | 16 <sub>H</sub> / 22 <sub>D</sub> |
| CAPCOM Register 7                             | CC1_CC7IC           | xx'005C <sub>H</sub>             | 17 <sub>H</sub> / 23 <sub>D</sub> |
| CAPCOM Register 8                             | CC1_CC8IC           | xx'0060 <sub>H</sub>             | 18 <sub>H</sub> / 24 <sub>D</sub> |
| CAPCOM Register 9                             | CC1_CC9IC           | xx'0064 <sub>H</sub>             | 19 <sub>H</sub> / 25 <sub>D</sub> |
| CAPCOM Register 10                            | CC1_CC10IC          | xx'0068 <sub>H</sub>             | 1A <sub>H</sub> / 26 <sub>D</sub> |
| CAPCOM Register 11                            | CC1_CC11IC          | xx'006C <sub>H</sub>             | 1B <sub>H</sub> / 27 <sub>D</sub> |
| CAPCOM Register 12                            | CC1_CC12IC          | xx'0070 <sub>H</sub>             | 1C <sub>H</sub> / 28 <sub>D</sub> |
| CAPCOM Register 13                            | CC1_CC13IC          | xx'0074 <sub>H</sub>             | 1D <sub>H</sub> / 29 <sub>D</sub> |
| CAPCOM Register 14                            | CC1_CC14IC          | xx'0078 <sub>H</sub>             | 1E <sub>H</sub> / 30 <sub>D</sub> |
| CAPCOM Register 15                            | CC1_CC15IC          | xx'007C <sub>H</sub>             | 1F <sub>H</sub> / 31 <sub>D</sub> |
| CAPCOM Register 16                            | CC2_CC16IC          | xx'00C0 <sub>H</sub>             | 30 <sub>H</sub> / 48 <sub>D</sub> |
| CAPCOM Register 17                            | CC2_CC17IC          | xx'00C4 <sub>H</sub>             | 31 <sub>H</sub> / 49 <sub>D</sub> |
| CAPCOM Register 18                            | CC2_CC18IC          | xx'00C8 <sub>H</sub>             | 32 <sub>H</sub> / 50 <sub>D</sub> |
| CAPCOM Register 19                            | CC2_CC19IC          | xx'00CC <sub>H</sub>             | 33 <sub>H</sub> / 51 <sub>D</sub> |
| CAPCOM Register 20                            | CC2_CC20IC          | xx'00D0 <sub>H</sub>             | 34 <sub>H</sub> / 52 <sub>D</sub> |
| CAPCOM Register 21                            | CC2_CC21IC          | xx'00D4 <sub>H</sub>             | 35 <sub>H</sub> / 53 <sub>D</sub> |
| CAPCOM Register 22                            | CC2_CC22IC          | xx'00D8 <sub>H</sub>             | 36 <sub>H</sub> / 54 <sub>D</sub> |
| CAPCOM Register 23                            | CC2_CC23IC          | xx'00DC <sub>H</sub>             | 37 <sub>H</sub> / 55 <sub>D</sub> |
| CAPCOM Register 24                            | CC2_CC24IC          | xx'00E0 <sub>H</sub>             | 38 <sub>H</sub> / 56 <sub>D</sub> |
| CAPCOM Register 25                            | CC2_CC25IC          | xx'00E4 <sub>H</sub>             | 39 <sub>H</sub> / 57 <sub>D</sub> |
| CAPCOM Register 26                            | CC2_CC26IC          | xx'00E8 <sub>H</sub>             | 3A <sub>H</sub> / 58 <sub>D</sub> |
| CAPCOM Register 27                            | CC2_CC27IC          | xx'00EC <sub>H</sub>             | 3B <sub>H</sub> / 59 <sub>D</sub> |
| CAPCOM Register 28                            | CC2_CC28IC          | xx'00F0 <sub>H</sub>             | 3C <sub>H</sub> / 60 <sub>D</sub> |



# 3.6 Capture/Compare Units (CAPCOM1/2)

The CAPCOM units support generation and control of timing sequences on up to 32 channels with a maximum resolution of 1 system clock cycle (8 cycles in staggered mode). The CAPCOM units are typically used to handle high speed I/O tasks such as pulse and waveform generation, pulse width modulation (PMW), Digital to Analog (D/A) conversion, software timing, or time recording relative to external events.

Four 16-bit timers (T0/T1, T7/T8) with reload registers provide two independent time bases for each capture/compare register array.

The input clock for the timers is programmable to several prescaled values of the internal system clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range of variation for the timer period and resolution and allows precise adjustments to the application specific requirements. In addition, external count inputs for CAPCOM timers T0 and T7 allow event scheduling for the capture/compare registers relative to external events.

Both of the two capture/compare register arrays contain 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer T0 or T1 (T7 or T8, respectively), and programmed for capture or compare function.

All registers of each module have each one port pin associated with it which serves as an input pin for triggering the capture function, or as an output pin to indicate the occurrence of a compare event.

| Compare Modes           | Function                                                                                                                        |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Mode 0                  | Interrupt-only compare mode;<br>several compare interrupts per timer period are possible                                        |
| Mode 1                  | Pin toggles on each compare match;<br>several compare events per timer period are possible                                      |
| Mode 2                  | Interrupt-only compare mode;<br>only one compare interrupt per timer period is generated                                        |
| Mode 3                  | Pin set '1' on match; pin reset '0' on compare timer overflow;<br>only one compare event per timer period is generated          |
| Double Register<br>Mode | Two registers operate on one pin;<br>pin toggles on each compare match;<br>several compare events per timer period are possible |
| Single Event Mode       | Generates single edges or pulses;<br>can be used with any compare mode                                                          |

| Table 6 | Compare | Modes ( | (CAPCOM1/2)                           |
|---------|---------|---------|---------------------------------------|
|         |         |         | · · · · · · · · · · · · · · · · · · · |



count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD). Concatenation of the timers is supported via the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow.

The state of this latch may be used to clock timer T5, and/or it may be output on pin T6OUT. The overflows/underflows of timer T6 can additionally be used to clock the CAPCOM1/2 timers, and to cause a reload from the CAPREL register.

The CAPREL register may capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN), and timer T5 may optionally be cleared after the capture procedure. This allows the XC167 to measure absolute time differences or to perform pulse multiplication without software overhead.

The capture trigger (timer T5 to CAPREL) may also be generated upon transitions of GPT1 timer T3's inputs T3IN and/or T3EUD. This is especially advantageous when T3 operates in Incremental Interface Mode.









## 3.9 Real Time Clock

The Real Time Clock (RTC) module of the XC167 is directly clocked via a separate clock driver either with the on-chip auxiliary oscillator frequency ( $f_{\text{RTC}} = f_{\text{OSCa}}$ ) or with the prescaled on-chip main oscillator frequency ( $f_{\text{RTC}} = f_{\text{OSCm}}/32$ ). It is therefore independent from the selected clock generation mode of the XC167.

The RTC basically consists of a chain of divider blocks:

- a selectable 8:1 divider (on off)
- the reloadable 16-bit timer T14
- the 32-bit RTC timer block (accessible via registers RTCH and RTCL), made of:
  - a reloadable 10-bit timer
  - a reloadable 6-bit timer
  - a reloadable 6-bit timer
  - a reloadable 10-bit timer

All timers count up. Each timer can generate an interrupt request. All requests are combined to a common node request.



## Figure 9 RTC Block Diagram

Note: The registers associated with the RTC are not affected by a reset in order to maintain the correct system time even when intermediate resets are executed.



## 3.18 **Power Management**

The XC167 provides several means to control the power it consumes either at a given time or averaged over a certain timespan. Three mechanisms can be used (partly in parallel):

• **Power Saving Modes** switch the XC167 into a special operating mode (control via instructions).

Idle Mode stops the CPU while the peripherals can continue to operate.

Sleep Mode and Power Down Mode stop all clock signals and all operation (RTC may optionally continue running). Sleep Mode can be terminated by external interrupt signals.

• Clock Generation Management controls the distribution and the frequency of internal and external clock signals. While the clock signals for currently inactive parts of logic are disabled automatically, the user can reduce the XC167's CPU clock frequency which drastically reduces the consumed power.

External circuitry can be controlled via the programmable frequency output FOUT.

• **Peripheral Management** permits temporary disabling of peripheral modules (control via register SYSCON3). Each peripheral can separately be disabled/enabled.

The on-chip RTC supports intermittent operation of the XC167 by generating cyclic wake-up signals. This offers full performance to quickly react on action requests while the intermittent sleep phases greatly reduce the average power consumption of the system.



| Table 8Instruction Set Summary (cont'd) |                                     |       |  |  |  |
|-----------------------------------------|-------------------------------------|-------|--|--|--|
| Mnemonic                                | Description                         | Bytes |  |  |  |
| NOP                                     | Null operation                      | 2     |  |  |  |
| CoMUL/CoMAC                             | Multiply (and accumulate)           | 4     |  |  |  |
| CoADD/CoSUB                             | Add/Subtract                        | 4     |  |  |  |
| Co(A)SHR                                | (Arithmetic) Shift right            | 4     |  |  |  |
| CoSHL                                   | Shift left                          | 4     |  |  |  |
| CoLOAD/STORE                            | Load accumulator/Store MAC register | 4     |  |  |  |
| CoCMP                                   | Compare                             | 4     |  |  |  |
| CoMAX/MIN                               | Maximum/Minimum                     | 4     |  |  |  |
| CoABS/CoRND                             | Absolute value/Round accumulator    | 4     |  |  |  |
| CoMOV                                   | Data move                           | 4     |  |  |  |
| CoNEG/NOP                               | Negate accumulator/Null operation   | 4     |  |  |  |



## **Operating Conditions**

The following operating conditions must not be exceeded to ensure correct operation of the XC167. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed.

| Parameter                                 | Symbol              | Limit | Values                 | Unit | Notes                                            |  |
|-------------------------------------------|---------------------|-------|------------------------|------|--------------------------------------------------|--|
|                                           |                     | Min.  | Max.                   |      |                                                  |  |
| Digital supply voltage for the core       | V <sub>DDI</sub>    | 2.35  | 2.7                    | V    | Active mode,<br>$f_{CPU} = f_{CPUmax}^{1)2)}$    |  |
| Digital supply voltage for IO pads        | V <sub>DDP</sub>    | 4.4   | 5.5                    | V    | Active mode <sup>2)</sup>                        |  |
| Supply Voltage Difference                 | $\Delta V_{\rm DD}$ | -0.5  | _                      | V    | $V_{\text{DDP}}$ - $V_{\text{DDI}}^{3)}$         |  |
| Digital ground voltage                    | V <sub>SS</sub>     | 0     |                        | V    | Reference voltage                                |  |
| Overload current                          | I <sub>OV</sub>     | -5    | 5                      | mA   | Per IO pin <sup>4)5)</sup>                       |  |
|                                           |                     | -2    | 5                      | mA   | Per analog input pin <sup>4)5)</sup>             |  |
| Overload current coupling                 | K <sub>OVA</sub>    | -     | 1.0 × 10 <sup>-4</sup> | -    | <i>I</i> <sub>OV</sub> > 0                       |  |
| factor for analog inputs <sup>6)</sup>    |                     | _     | 1.5 × 10 <sup>-3</sup> | -    | <i>I</i> <sub>OV</sub> < 0                       |  |
| Overload current coupling                 | K <sub>OVD</sub>    | -     | 5.0 × 10 <sup>-3</sup> | _    | <i>I</i> <sub>OV</sub> > 0                       |  |
| factor for digital I/O pins <sup>6)</sup> |                     | _     | 1.0 × 10 <sup>-2</sup> | _    | <i>I</i> <sub>OV</sub> < 0                       |  |
| Absolute sum of overload currents         | $\Sigma  I_{OV} $   | -     | 50                     | mA   | 5)                                               |  |
| External Load<br>Capacitance              | CL                  | -     | 50                     | pF   | Pin drivers in <b>default</b> mode <sup>7)</sup> |  |
| Ambient temperature                       | T <sub>A</sub>      | _     | _                      | °C   | see Table 1                                      |  |

## Table 10 Operating Condition Parameters

1)  $f_{CPUmax}$  = 40 MHz for devices marked ... 40F,  $f_{CPUmax}$  = 20 MHz for devices marked ... 20F.

2) External circuitry must guarantee low level at the RSTIN pin at least until both power supply voltages have reached their operating range.

- 3) This limitation must be fulfilled under all operating conditions including power-ramp-up, power-ramp-down, and power-save modes.
- 4) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range:  $V_{OV} > V_{DDP} + 0.5 \vee (I_{OV} > 0)$  or  $V_{OV} < V_{SS} 0.5 \vee (I_{OV} < 0)$ . The absolute sum of input overload currents on all pins may not exceed **50 mA**. The supply voltages must remain within the specified limits.

Proper operation is not guaranteed if overload conditions occur on functional pins such as XTAL1, RD, WR, etc.

5) Not subject to production test - verified by design/characterization.



## 4.3 Analog/Digital Converter Parameters

| Table 14 | A/D Converter Characteristics (Operating Condition | is apply) |
|----------|----------------------------------------------------|-----------|
|----------|----------------------------------------------------|-----------|

| Parameter                                   | Symbol                  |    | Limit Values                                                  |                                 | Unit            | Test             |  |
|---------------------------------------------|-------------------------|----|---------------------------------------------------------------|---------------------------------|-----------------|------------------|--|
|                                             |                         |    | Min.                                                          | Max.                            | -               | Condition        |  |
| Analog reference supply                     | V <sub>AREF</sub>       | SR | 4.5                                                           | V <sub>DDP</sub><br>+ 0.1       | V               | 1)               |  |
| Analog reference ground                     | $V_{AGND}$              | SR | V <sub>SS</sub> - 0.1                                         | V <sub>SS</sub> + 0.1           | V               | _                |  |
| Analog input voltage range                  | $V_{AIN}$               | SR | $V_{AGND}$                                                    | $V_{AREF}$                      | V               | 2)               |  |
| Basic clock frequency                       | $f_{\sf BC}$            |    | 0.5                                                           | 20                              | MHz             | 3)               |  |
| Conversion time for 10-bit                  | t <sub>C10P</sub>       | CC | $52 \times t_{\rm BC}$ + $t_{\rm BC}$                         | $t_{\rm S}$ + 6 × $t_{\rm SYS}$ | _               | Post-calibr. on  |  |
| result <sup>4)</sup>                        | <i>t</i> <sub>C10</sub> | CC | $40 \times t_{\rm BC}$ + $t_{\rm BC}$                         | $t_{\rm S}$ + 6 × $t_{\rm SYS}$ | _               | Post-calibr. off |  |
| Conversion time for 8-bit                   | t <sub>C8P</sub>        | CC | $44 \times t_{\rm BC}$ + $t_{\rm BC}$                         | $t_{\rm S}$ + 6 × $t_{\rm SYS}$ | _               | Post-calibr. on  |  |
| result <sup>4)</sup>                        | t <sub>C8</sub>         | CC | $32 \times t_{\rm BC}$ + $t_{\rm S}$ + $6 \times t_{\rm SYS}$ |                                 | _               | Post-calibr. off |  |
| Calibration time after reset                | t <sub>CAL</sub>        | CC | 484                                                           | 11,696                          | t <sub>BC</sub> | 5)               |  |
| Total unadjusted error                      | TUE                     | CC | _                                                             | ±2                              | LSB             | 1)               |  |
| Total capacitance<br>of an analog input     | $C_{AINT}$              | CC | _                                                             | 15                              | pF              | 6)               |  |
| Switched capacitance of an analog input     | $C_{AINS}$              | CC | _                                                             | 10                              | pF              | 6)               |  |
| Resistance of the analog input path         | R <sub>AIN</sub>        | CC | _                                                             | 2                               | kΩ              | 6)               |  |
| Total capacitance<br>of the reference input | $C_{AREFT}$             | CC | _                                                             | 20                              | pF              | 6)               |  |
| Switched capacitance of the reference input | $C_{AREFS}$             | CC | _                                                             | 15                              | pF              | 6)               |  |
| Resistance of the reference input path      | R <sub>AREF</sub>       | CC | _                                                             | 1                               | kΩ              | 6)               |  |

1) TUE is tested at  $V_{AREF} = V_{DDP} + 0.1 \text{ V}$ ,  $V_{AGND} = 0 \text{ V}$ . It is verified by design for all other voltages within the defined voltage range.

If the analog reference supply voltage drops below 4.5 V (i.e.  $V_{AREF} \ge 4.0$  V) or exceeds the power supply voltage by up to 0.2 V (i.e.  $V_{AREF} = V_{DDP} + 0.2$  V) the maximum TUE is increased to ±3 LSB. This range is not subject to production test.

The specified TUE is guaranteed only, if the absolute sum of input overload currents on Port 5 pins (see  $I_{OV}$  specification) does not exceed 10 mA, and if  $V_{AREF}$  and  $V_{AGND}$  remain stable during the respective period of time. During the reset calibration sequence the maximum TUE may be ±4 LSB.

V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively.



## 4.4 AC Parameters

## 4.4.1 Definition of Internal Timing

The internal operation of the XC167 is controlled by the internal master clock  $f_{MC}$ .

The master clock signal  $f_{\rm MC}$  can be generated from the oscillator clock signal  $f_{\rm OSC}$  via different mechanisms. The duration of master clock periods (TCMs) and their variation (and also the derived external timing) depend on the used mechanism to generate  $f_{\rm MC}$ . This influence must be regarded when calculating the timings for the XC167.



#### Figure 15 Generation Mechanisms for the Master Clock

Note: The example for PLL operation shown in **Figure 15** refers to a PLL factor of 1:4, the example for prescaler operation refers to a divider factor of 2:1.

The used mechanism to generate the master clock is selected by register PLLCON.

CPU and EBC are clocked with the CPU clock signal  $f_{CPU}$ . The CPU clock can have the same frequency as the master clock ( $f_{CPU} = f_{MC}$ ) or can be the master clock divided by two:  $f_{CPU} = f_{MC}$  / 2. This factor is selected by bit CPSYS in register SYSCON1.



## 4.4.5 External Bus Timing

## Table 20CLKOUT Reference Signal

| Parameter         | Symbol                 |    | I                      | Unit |    |
|-------------------|------------------------|----|------------------------|------|----|
|                   |                        |    | Min.                   | Max. |    |
| CLKOUT cycle time | <i>tc</i> <sub>5</sub> | CC | 40/30/25 <sup>1)</sup> |      | ns |
| CLKOUT high time  | tc <sub>6</sub>        | CC | 8                      | _    | ns |
| CLKOUT low time   | <i>tc</i> <sub>7</sub> | CC | 6                      | -    | ns |
| CLKOUT rise time  | tc <sub>8</sub>        | CC | _                      | 4    | ns |
| CLKOUT fall time  | tc <sub>9</sub>        | CC | -                      | 4    | ns |

1) The CLKOUT cycle time is influenced by the PLL jitter (given values apply to  $f_{CPU}$  = 25/33/40 MHz). For longer periods the relative deviation decreases (see PLL deviation formula).



Figure 20 CLKOUT Signal Timing



## Bus Cycle Control via READY Input

The duration of an external bus cycle can be controlled by the external circuitry via the READY input signal. The polarity of this input signal can be selected.

**Synchronous** READY permits the shortest possible bus cycle but requires the input signal to be synchronous to the reference signal CLKOUT.

**Asynchronous** READY puts no timing constraints on the input signal but incurs one waitstate minimum due to the additional synchronization stage. The minimum duration of an asynchronous READY signal to be safely synchronized must be one CLKOUT period plus the input setup time.

An active READY signal can be deactivated in response to the trailing (rising) edge of the corresponding command ( $\overline{RD}$  or  $\overline{WR}$ ).

If the next following bus cycle is READY-controlled, an active READY signal must be disabled before the first valid sample point for the next bus cycle. This sample point depends on the programmed phases of the next following cycle.





Figure 25 External Bus Arbitration, Regaining the Bus

#### Notes

- This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high. Please note that HOLD may also be deactivated without the XC167 requesting the bus.
- 2. The control outputs will be resistive high (pull-up) before being driven inactive (ALE will be low).
- 3. The next XC167 driven bus cycle may start here.



#### Package and Reliability

## 5.2 Flash Memory Parameters

The data retention time of the XC167's Flash memory (i.e. the time after which stored data can still be retrieved) depends on the number of times the Flash memory has been erased and programmed.

## Table 25Flash Parameters (XC167, 128 Kbytes)

| Parameter             | Symbol           | Limit Values     |      | Unit   | Notes                                   |  |
|-----------------------|------------------|------------------|------|--------|-----------------------------------------|--|
|                       |                  | Min.             | Max. |        |                                         |  |
| Data retention time   | t <sub>RET</sub> | 15               | -    | years  | 10 <sup>3</sup> erase/program<br>cycles |  |
| Flash Erase Endurance | $N_{ER}$         | $20 \times 10^3$ | -    | cycles | Data retention time<br>5 years          |  |

www.infineon.com