

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                             |
| Core Size                  | 32-Bit Single-Core                                                          |
| Speed                      | 16MHz                                                                       |
| Connectivity               | l <sup>2</sup> C                                                            |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 20                                                                          |
| Program Memory Size        | 16KB (16K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 2K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | D/A 1x7b, 1x8b                                                              |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 24-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 24-QFN (4x4)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4014lqa-422t |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Block Diagram**



# **Functional Description**

PSoC 4000 devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The ARM Serial-Wire Debug (SWD) interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The PSoC Creator IDE provides fully integrated programming and debug support for the PSoC 4000 devices. The SWD interface is fully compatible with industry-standard third-party tools. The PSoC 4000 family provides a level of security not possible with multi-chip application solutions or with microcontrollers. It has the following advantages:

Allows disabling of debug features

- Robust flash protection
- Allows customer-proprietary functionality to be implemented in on-chip programmable blocks

The debug circuits are enabled by default and can only be disabled in firmware. If they are not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, PSoC 4000, with device security enabled, will have only limited capability for failure analysis. This is a trade-off the PSoC 4000 allows the customer to make.



# **Functional Overview**

### **CPU and Memory Subsystem**

#### CPU

The Cortex-M0 CPU in the PSoC 4000 is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and the CPU executes a subset of the Thumb-2 instruction set. This enables fully compatible, binary, upward migration of the code to higher performance processors, such as the Cortex-M3 and M4. It includes a nested vectored interrupt controller (NVIC) block with eight interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor from the Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in the Deep Sleep mode.

The CPU also includes a debug interface, the SWD interface, which is a 2-wire form of JTAG. The debug configuration used for PSoC 4000 has four breakpoint (address) comparators and two watchpoint (data) comparators.

#### Flash

The PSoC 4000 device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver zero wait-state (WS) access time at 16 MHz. The flash accelerator delivers 85% of the single-cycle SRAM access performance on average.

#### SRAM

Two KB of SRAM are provided with zero wait-state access at 16 MHz.

#### SROM

A supervisory ROM that contains boot and configuration routines is provided.

### System Resources

#### Power System

The power system is described in detail in the section on Power on page 8. It provides an assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on power-on reset (POR)) until voltage levels are as required for proper functionality, or generates resets (for example, on brown-out detection). The PSoC 4000 operates with a single external supply over the range of either 1.8 V  $\pm$ 5% (externally regulated) or 1.8 to 5.5 V (internally regulated) and has three different power modes, transitions between which are managed by the power system. The PSoC 4000 provides Active, Sleep, and Deep Sleep low-power modes.

All subsystems are operational in Active mode. The CPU subsystem (CPU, flash, and SRAM) is clock-gated off in Sleep mode, while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In Deep Sleep mode, the high-speed clock and associated circuitry is switched off; wake-up from this mode takes 35  $\mu$ S.

#### Clock System

The PSoC 4000 clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that there are no metastable conditions.

The clock system for the PSoC 4000 consists of the internal main oscillator (IMO) and the internal low-frequency oscillator (ILO) and provision for an external clock.

#### Figure 1. PSoC 4000 MCU Clocking Architecture



The  $F_{CPU}$  signal can be divided down to generate synchronous clocks for the analog and digital peripherals. There are four clock dividers for the PSoC 4000, each with 16-bit divide capability The 16-bit capability allows flexible generation of fine-grained frequency values and is fully supported in PSoC Creator.

#### IMO Clock Source

The IMO is the primary source of internal clocking in the PSoC 4000. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance with Cypress-provided calibration settings is  $\pm 2\%$  (24 and 32 MHz).

#### ILO Clock Source

The ILO is a very low power, 40-kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.

#### Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the set timeout occurs. The watchdog reset is recorded in a Reset Cause register, which is firmware readable.

#### Reset

The PSoC 4000 can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES pin is reserved for external reset on the 24-pin package. An internal POR is provided on the 16-pin package. The XRES pin has an internal pull-up resistor that is always enabled.

#### Voltage Reference

The PSoC 4000 reference system generates all internally required references. A 1.2-V voltage reference is provided for the comparator. The IDACs are based on a  $\pm 5\%$  reference.



# Pinouts

The following is the pin list for PSoC 4000. All Port pins support GPIO. Ports 0, 1, and 2 support CSD CapSense and analog mux bus connections.

### Table 1. PSoC 4000 Pin Descriptions

|     | 24-QFN                          |     | 16-SOIC                         |                                        |                                                                                                             |
|-----|---------------------------------|-----|---------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Pin | Name                            | Pin | Name                            | TCPWM Signals                          | Alternate Functions                                                                                         |
| 1   | P0.0/TRIN0                      |     |                                 | TRIN0: Trigger Input 0                 |                                                                                                             |
| 2   | P0.1/TRIN1/<br>CMPO_0           | 3   | P0.1/TRIN1/CMPO_0               | TRIN1: Trigger Input 1                 | CMPO_0: Sense Comp Out                                                                                      |
| 3   | P0.2/TRIN2                      | 4   | P0.2/TRIN2                      | TRIN2: Trigger Input 2                 |                                                                                                             |
| 4   | P0.3/TRIN3                      |     |                                 | TRIN3: Trigger Input 3                 |                                                                                                             |
| 5   | P0.4/TRIN4/<br>CMPO_0/EXT_CLK   | 5   | P0.4/TRIN4/CMPO_0<br>/EXT_CLK   | TRIN4: Trigger Input 4                 | CMPO_0: Sense Comp Out, External<br>Clock, CMOD Cap                                                         |
| 6   | VCCD                            | 6   | VCCD                            |                                        |                                                                                                             |
| 7   | VDD                             | 7   | VDD                             |                                        |                                                                                                             |
| 8   | VSS                             | 8   | VSS                             |                                        |                                                                                                             |
| 9   | P0.5                            | 9   | P0.5                            |                                        |                                                                                                             |
| 10  | P0.6                            | 10  | P0.6                            |                                        |                                                                                                             |
| 11  | P0.7                            |     |                                 |                                        |                                                                                                             |
| 12  | P1.0                            |     |                                 |                                        |                                                                                                             |
| 13  | P1.1/OUT0                       | 11  | P1.1/OUT0                       | OUT0: PWM OUT 0                        |                                                                                                             |
| 14  | P1.2/SCL                        | 12  | P1.2/SCL                        |                                        | I2C Clock                                                                                                   |
| 15  | P1.3/SDA                        | 13  | P1.3/SDA                        |                                        | I2C Data                                                                                                    |
| 16  | P1.4/UND0                       |     |                                 | UND0: Underflow Out                    |                                                                                                             |
| 17  | P1.5/OVF0                       |     |                                 | OVF0: Overflow Out                     |                                                                                                             |
| 18  | P1.6/OVF0/UND0<br>/nOUT0/CMPO_0 | 14  | P1.6/OVF0/UND0<br>/nOUT0/CMPO_0 | nOUT0: Complement of<br>OUT0 (not OUT) | CMPO_0: Sense Comp Out, Internal<br>Reset function during POR (must not<br>have load to ground during POR). |
| 19  | P1.7/MATCH/EXT_C<br>LK          | 15  | P1.7/MATCH/EXT_C<br>LK          | MATCH: Match Out                       | External Clock                                                                                              |
| 20  | P2.0                            | 16  | P2.0                            |                                        |                                                                                                             |
| 21  | P3.0/SDA/<br>SWD_IO             | 1   | P3.0/SDA/<br>SWD_IO             |                                        | I2C Data, SWD IO                                                                                            |
| 22  | P3.1/SCL/<br>SWD_CLK            | 2   | P3.1/SCL/<br>SWD_CLK            |                                        | I2C Clock, SWD Clock                                                                                        |
| 23  | P3.2                            |     |                                 | OUT0:PWM OUT 0                         |                                                                                                             |
| 24  | XRES                            |     |                                 |                                        | XRES: External Reset                                                                                        |



# **Electrical Specifications**

## **Absolute Maximum Ratings**

# Table 2. Absolute Maximum Ratings<sup>[1]</sup>

| Spec ID# | Parameter                   | Description                                                                                                        | Min  | Тур | Мах                  | Units | Details/<br>Conditions      |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------|------|-----|----------------------|-------|-----------------------------|
| SID1     | V <sub>DDD_ABS</sub>        | Digital supply relative to V <sub>SS</sub>                                                                         | -0.5 | -   | 6                    | V     |                             |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to $V_{SS}$                                                             | -0.5 | -   | 1.95                 | V     |                             |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                                                       | -0.5 | _   | V <sub>DD</sub> +0.5 | V     |                             |
| SID4     | I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                                           | -25  | -   | 25                   | mA    |                             |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current, Max for V <sub>IH</sub> > V <sub>DDD</sub> , and Min for V <sub>IL</sub> < V <sub>SS</sub> | -0.5 | -   | 0.5                  | mA    | Current injected<br>per pin |
| BID44    | ESD_HBM                     | Electrostatic discharge human body model                                                                           | 2200 | -   | -                    | V     |                             |
| BID45    | ESD_CDM                     | Electrostatic discharge charged device model                                                                       | 500  | _   | -                    | V     |                             |
| BID46    | LU                          | Pin current for latch-up                                                                                           | -140 | _   | 140                  | mA    |                             |

Note

 Usage above the absolute maximum conditions listed in Table 1 may cause permanent damage to the device. Exposure to Absolute Maximum conditions for extended periods of time may affect device reliability. The Maximum Storage Temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below Absolute Maximum conditions but above normal operating conditions, the device may not operate to specification.



# **Device Level Specifications**

All specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C for A grade devices and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C for S grade devices, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## Table 3. DC Specifications

Typical values measured at V<sub>DD</sub> = 3.3 V and 25 °C.

| Spec ID#      | Parameter                                   | Description                                                      | Min  | Тур | Max <sup>[2]</sup> | Units | Details/<br>Conditions              |  |  |  |
|---------------|---------------------------------------------|------------------------------------------------------------------|------|-----|--------------------|-------|-------------------------------------|--|--|--|
| SID53         | V <sub>DD</sub>                             | Power supply input voltage                                       | 1.8  | _   | 5.5                | V     | With regulator<br>enabled           |  |  |  |
| SID255        | V <sub>DD</sub>                             | Power supply input voltage (V <sub>CCD</sub> = V <sub>DD</sub> ) | 1.71 | -   | 1.89               | V     | Internally<br>unregulated<br>supply |  |  |  |
| SID54         | V <sub>DDIO</sub>                           | V <sub>DDIO</sub> domain supply                                  | 1.71 | -   | V <sub>DD</sub>    | V     |                                     |  |  |  |
| SID55         | C <sub>EFC</sub>                            | External regulator voltage bypass                                | -    | 0.1 | -                  | μF    | X5R ceramic or<br>better            |  |  |  |
| SID56         | C <sub>EXC</sub>                            | Power supply bypass capacitor                                    | -    | 1   | -                  | μF    | X5R ceramic or<br>better            |  |  |  |
| Active Mode,  | Active Mode, V <sub>DD</sub> = 1.8 to 5.5 V |                                                                  |      |     |                    |       |                                     |  |  |  |
| SID9          | I <sub>DD5</sub>                            | Execute from flash; CPU at 6 MHz                                 | Ι    | 2.0 | 2.85               | mA    |                                     |  |  |  |
| SID12         | I <sub>DD8</sub>                            | Execute from flash; CPU at 12 MHz                                | Ι    | 3.2 | 3.75               | mA    |                                     |  |  |  |
| SID16         | I <sub>DD11</sub>                           | Execute from flash; CPU at 16 MHz                                | -    | 4.0 | 4.5                | mA    |                                     |  |  |  |
| Sleep Mode, V | <sub>DDD</sub> = 1.71 to 5.                 | 5 V                                                              |      |     |                    |       |                                     |  |  |  |
| SID25         | I <sub>DD20</sub>                           | I <sup>2</sup> C wakeup, WDT on. 6 MHz                           | Ι    | 1.1 | -                  | mA    |                                     |  |  |  |
| SID25A        | I <sub>DD20A</sub>                          | I <sup>2</sup> C wakeup, WDT on. 12 MHz                          | Ι    | 1.4 | -                  | mA    |                                     |  |  |  |
| Deep Sleep Me | ode, V <sub>DD</sub> = 1.8 to               | o 3.6 V (Regulator on)                                           |      |     |                    |       |                                     |  |  |  |
| SID31         | I <sub>DD26</sub>                           | I <sup>2</sup> C wakeup and WDT on                               | Ι    | 2.5 | 8.2                | μA    |                                     |  |  |  |
| Deep Sleep Me | ode, V <sub>DD</sub> = 3.6 to               | o 5.5 V (Regulator on)                                           |      |     |                    |       |                                     |  |  |  |
| SID34         | I <sub>DD29</sub>                           | I <sup>2</sup> C wakeup and WDT on                               | -    | 2.5 | 12                 | μA    |                                     |  |  |  |
| Deep Sleep Me | ode, V <sub>DD</sub> = V <sub>CCD</sub>     | ) = 1.71 to 1.89 V (Regulator bypassed)                          | )    |     |                    |       |                                     |  |  |  |
| SID37         | I <sub>DD32</sub>                           | I <sup>2</sup> C wakeup and WDT on                               | -    | 2.5 | 9.2                | μA    |                                     |  |  |  |
| XRES Current  |                                             |                                                                  |      |     |                    |       |                                     |  |  |  |
| SID307        | I <sub>DD_XR</sub>                          | Supply current while XRES asserted                               | -    | 2   | 5                  | mA    |                                     |  |  |  |

2. Maximum values corresponds to values at higher temperature (105 °C).



#### Table 4. AC Specifications

| Spec ID#             | Parameter              | Description                 | Min | Тур | Max | Units | Details/<br>Conditions      |
|----------------------|------------------------|-----------------------------|-----|-----|-----|-------|-----------------------------|
| SID48                | F <sub>CPU</sub>       | CPU frequency               | DC  | -   | 16  | MHz   | $1.71 \leq V_{DD} \leq 5.5$ |
| SID49 <sup>[3]</sup> | T <sub>SLEEP</sub>     | Wakeup from Sleep mode      | -   | 0   | _   | μs    |                             |
| SID50 <sup>[3]</sup> | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode | _   | 35  | _   | μs    |                             |

GPIO

### Table 5. GPIO DC Specifications

| Spec ID#              | Parameter                      | Description                                         | Min                        | Тур | Max                       | Units | Details/<br>Conditions                              |
|-----------------------|--------------------------------|-----------------------------------------------------|----------------------------|-----|---------------------------|-------|-----------------------------------------------------|
| SID57                 | V <sub>IH</sub> <sup>[4]</sup> | Input voltage high threshold                        | 0.7 ×<br>V <sub>DDD</sub>  | -   | -                         | V     | CMOS Input                                          |
| SID58                 | V <sub>IL</sub>                | Input voltage low threshold                         | -                          | -   | 0.3 ×<br>V <sub>DDD</sub> | V     | CMOS Input                                          |
| SID241                | V <sub>IH</sub> <sup>[4]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V               | 0.7×<br>V <sub>DDD</sub>   | -   | _                         | V     |                                                     |
| SID242                | V <sub>IL</sub>                | LVTTL input, V <sub>DDD</sub> < 2.7 V               | -                          | -   | 0.3 ×<br>V <sub>DDD</sub> | V     |                                                     |
| SID243                | V <sub>IH</sub> <sup>[4]</sup> | LVTTL input, $V_{DDD} \ge 2.7 V$                    | 2.0                        | -   | -                         | V     |                                                     |
| SID244                | V <sub>IL</sub>                | LVTTL input, $V_{DDD} \ge 2.7 V$                    | -                          | -   | 0.8                       | V     |                                                     |
| SID59                 | V <sub>OH</sub>                | Output voltage high level                           | V <sub>DDD</sub><br>-0.6   | -   | _                         | V     | I <sub>OH</sub> = 4 mA at<br>3 V V <sub>DDD</sub>   |
| SID60                 | V <sub>OH</sub>                | Output voltage high level                           | V <sub>DDD</sub><br>-0.5   | _   | _                         | V     | I <sub>OH</sub> = 1 mA at<br>1.8 V V <sub>DDD</sub> |
| SID61                 | V <sub>OL</sub>                | Output voltage low level                            | _                          | _   | 0.6                       | V     | I <sub>OL</sub> = 4 mA at<br>1.8 V V <sub>DDD</sub> |
| SID62                 | V <sub>OL</sub>                | Output voltage low level                            | _                          | -   | 0.6                       | V     | I <sub>OL</sub> = 10 mA at<br>3 V V <sub>DDD</sub>  |
| SID62A                | V <sub>OL</sub>                | Output voltage low level                            | _                          | -   | 0.4                       | V     | I <sub>OL</sub> = 3 mA at 3 V<br>V <sub>DDD</sub>   |
| SID63                 | R <sub>PULLUP</sub>            | Pull-up resistor                                    | 3.5                        | 5.6 | 8.5                       | kΩ    |                                                     |
| SID64                 | R <sub>PULLDOWN</sub>          | Pull-down resistor                                  | 3.5                        | 5.6 | 8.5                       | kΩ    |                                                     |
| SID65                 | IIL                            | Input leakage current (absolute value)              | _                          | -   | 2                         | nA    | 25 °C, V <sub>DDD</sub> =<br>3.0 V                  |
| SID66                 | C <sub>IN</sub>                | Input capacitance                                   | _                          | 3   | 7                         | pF    |                                                     |
| SID67 <sup>[5]</sup>  | V <sub>HYSTTL</sub>            | Input hysteresis LVTTL                              | 15                         | 40  | -                         | mV    | $V_{DDD} \ge 2.7 \text{ V}$                         |
| SID68 <sup>[5]</sup>  | V <sub>HYSCMOS</sub>           | Input hysteresis CMOS                               | 0.05 ×<br>V <sub>DDD</sub> | _   | _                         | mV    | V <sub>DD</sub> < 4.5 V                             |
| SID68A <sup>[5]</sup> | V <sub>HYSCMOS5V5</sub>        | Input hysteresis CMOS                               | 200                        | -   | -                         | mV    | V <sub>DD</sub> > 4.5 V                             |
| SID69 <sup>[5]</sup>  | IDIODE                         | Current through protection diode to $V_{DD}/V_{SS}$ | -                          | -   | 100                       | μA    |                                                     |
| SID69A <sup>[5]</sup> | I <sub>TOT_GPIO</sub>          | Maximum total source or sink chip current           | _                          | _   | 85                        | mA    |                                                     |

Notes

Guaranteed by characterization.
 V<sub>IH</sub> must not exceed V<sub>DDD</sub> + 0.2 V.
 Guaranteed by characterization.



# CSD

# Table 11. CSD and IDAC Block Specifications

| Spec ID#     | Parameter                | Description                                                           | Min  | Тур   | Max                  | Units | Details/<br>Conditions                                                                                                     |
|--------------|--------------------------|-----------------------------------------------------------------------|------|-------|----------------------|-------|----------------------------------------------------------------------------------------------------------------------------|
| CSD and IDAC | Specifications           | •                                                                     |      |       |                      |       |                                                                                                                            |
| SYS.PER#3    | VDD_RIPPLE               | Max allowed ripple on power supply,<br>DC to 10 MHz                   | _    | -     | ±50                  | mV    | VDD > 2V (with ripple),<br>25 °C T <sub>A</sub> ,<br>Sensitivity = 0.1 pF                                                  |
| SYS.PER#16   | VDD_RIPPLE_1.8           | Max allowed ripple on power supply,<br>DC to 10 MHz                   | _    | _     | ±25                  | mV    | VDD > 1.75V (with ripple), 25 C T <sub>A</sub> , Parasitic Capacitance (C <sub>P</sub> ) < 20 pF, Sensitivity $\ge$ 0.4 pF |
| SID.CSD#15   | VREF                     | Voltage reference for CSD and<br>Comparator                           | 1.1  | 1.2   | 1.3                  | V     |                                                                                                                            |
| SID.CSD#16   | IDAC1IDD                 | IDAC1 (8-bits) block current                                          | -    | -     | 1125                 | μA    |                                                                                                                            |
| SID.CSD#17   | IDAC2IDD                 | IDAC2 (7-bits) block current                                          | _    | -     | 1125                 | μA    |                                                                                                                            |
| SID308       | V <sub>CSD</sub>         | Voltage range of operation                                            | 1.71 | -     | 5.5                  | V     | 1.8 V ±5% or 1.8 V to<br>5.5 V                                                                                             |
| SID308A      | VCOMPIDAC                | Voltage compliance range of IDAC                                      | 0.8  | -     | V <sub>DD</sub> –0.8 | V     |                                                                                                                            |
| SID309       | IDAC1 <sub>DNL</sub>     | DNL for 8-bit resolution                                              | -1   | -     | 1                    | LSB   |                                                                                                                            |
| SID310       | IDAC1 <sub>INL</sub>     | INL for 8-bit resolution                                              | -3   | -     | 3                    | LSB   |                                                                                                                            |
| SID311       | IDAC2 <sub>DNL</sub>     | DNL for 7-bit resolution                                              | -1   | -     | 1                    | LSB   |                                                                                                                            |
| SID312       | IDAC2 <sub>INL</sub>     | INL for 7-bit resolution                                              | -3   | -     | 3                    | LSB   |                                                                                                                            |
| SID313       | SNR                      | Ratio of counts of finger to noise.<br>Guaranteed by characterization | 5    | _     | -                    | Ratio | Capacitance range of 9 to 35 pF, 0.1 pF sensitivity                                                                        |
| SID314       | IDAC1 <sub>CRT1</sub>    | Output current of IDAC1 (8 bits) in high range                        | -    | 612   | -                    | μA    |                                                                                                                            |
| SID314A      | IDAC1 <sub>CRT2</sub>    | Output current of IDAC1(8 bits) in<br>low range                       | -    | 306   | -                    | μA    |                                                                                                                            |
| SID315       | IDAC2 <sub>CRT1</sub>    | Output current of IDAC2 (7 bits) in high range                        | -    | 304.8 | -                    | μA    |                                                                                                                            |
| SID315A      | IDAC2 <sub>CRT2</sub>    | Output current of IDAC2 (7 bits) in low range                         | -    | 152.4 | -                    | μA    |                                                                                                                            |
| SID320       | IDAC <sub>OFFSET</sub>   | All zeroes input                                                      | -    | -     | ±1                   | LSB   |                                                                                                                            |
| SID321       | IDAC <sub>GAIN</sub>     | Full-scale error less offset                                          | -    | -     | ±10                  | %     |                                                                                                                            |
| SID322       | IDAC <sub>MISMATCH</sub> | Mismatch between IDACs                                                | _    | -     | 7                    | LSB   |                                                                                                                            |
| SID323       | IDAC <sub>SET8</sub>     | Settling time to 0.5 LSB for 8-bit IDAC                               | _    | -     | 10                   | μs    | Full-scale transition. No external load.                                                                                   |
| SID324       | IDAC <sub>SET7</sub>     | Settling time to 0.5 LSB for 7-bit IDAC                               | -    | -     | 10                   | μs    | Full-scale transition. No external load.                                                                                   |
| SID325       | CMOD                     | External modulator capacitor.                                         | _    | 2.2   | -                    | nF    | 5-V rating, X7R or NP0 cap.                                                                                                |



# **Digital Peripherals**

Timer Counter Pulse-Width Modulator (TCPWM)

# Table 12. TCPWM Specifications

| Spec ID      | Parameter             | Description                         | Min  | Тур | Max | Units | <b>Details/Conditions</b>                                                                                   |
|--------------|-----------------------|-------------------------------------|------|-----|-----|-------|-------------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | ITCPWM1               | Block current consumption at 3 MHz  | -    | _   | 45  | μA    | All modes (TCPWM)                                                                                           |
| SID.TCPWM.2  | ITCPWM2               | Block current consumption at 8 MHz  | _    | -   | 145 | μA    | All modes (TCPWM)                                                                                           |
| SID.TCPWM.2A | ITCPWM3               | Block current consumption at 16 MHz | -    | -   | 160 | μA    | All modes (TCPWM)                                                                                           |
| SID.TCPWM.3  | TCPWM <sub>FREQ</sub> | Operating frequency                 | _    | _   | Fc  | MHz   | Fc max = CLK_SYS.<br>Maximum = 16 MHz                                                                       |
| SID.TCPWM.4  | TPWM <sub>ENEXT</sub> | Input trigger pulse width           | 2/Fc | _   | -   | ns    | For all trigger events <sup>[7]</sup>                                                                       |
| SID.TCPWM.5  | TPWM <sub>EXT</sub>   | Output trigger pulse widths         | 2/Fc | _   | _   | ns    | Minimum possible<br>width of Overflow,<br>Underflow, and CC<br>(Counter equals<br>Compare value)<br>outputs |
| SID.TCPWM.5A | TC <sub>RES</sub>     | Resolution of counter               | 1/Fc | -   | _   | ns    | Minimum time<br>between successive<br>counts                                                                |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution                      | 1/Fc | -   | _   | ns    | Minimum pulse width<br>of PWM Output                                                                        |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution        | 1/Fc | _   | _   | ns    | Minimum pulse width<br>between Quadrature<br>phase inputs.                                                  |



# βC

# Table 13. Fixed I<sup>2</sup>C DC Specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description                                 | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------|
| SID149  | I <sub>I2C1</sub> | Block current consumption at 100 kHz        | -   | -   | 25  | μA    |                    |
| SID150  | I <sub>I2C2</sub> | Block current consumption at 400 kHz        | -   | -   | 135 | μA    |                    |
| SID152  | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | _   | _   | 2.5 | μΑ    |                    |

# Table 14. Fixed I<sup>2</sup>C AC Specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|-------------------|-------------|-----|-----|-----|-------|---------------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | -   | -   | 400 | Kbps  |                           |

Note 8. Guaranteed by characterization.



# Memory

#### Table 15. Flash DC Specifications

| Spec ID | Parameter       | Description               | Min  | Тур | Max | Units | Details/Conditions |
|---------|-----------------|---------------------------|------|-----|-----|-------|--------------------|
| SID173  | V <sub>PE</sub> | Erase and program voltage | 1.71 | -   | 5.5 | V     |                    |

#### Table 16. Flash AC Specifications

| Spec ID                  | Parameter                              | Description                                                | Min                | Тур | Max | Units   | Details/Conditions      |
|--------------------------|----------------------------------------|------------------------------------------------------------|--------------------|-----|-----|---------|-------------------------|
| SID174                   | T <sub>ROWWRITE</sub> <sup>[9]</sup>   | Row (block) write time (erase and program)                 | _                  | _   | 20  | ms      | Row (block) = 128 bytes |
| SID175                   | T <sub>ROWERASE</sub> <sup>[9]</sup>   | Row erase time                                             | -                  | _   | 13  | ms      |                         |
| SID176                   | T <sub>ROWPROGRAM</sub> <sup>[9]</sup> | Row program time after erase                               | -                  | -   | 7   | ms      |                         |
| SID178                   | T <sub>BULKERASE</sub> <sup>[9]</sup>  | Bulk erase time (16 KB)                                    | -                  | -   | 15  | ms      |                         |
| SID180 <sup>[10]</sup>   | T <sub>DEVPROG</sub> <sup>[9]</sup>    | Total device program time                                  | -                  | -   | 7.5 | seconds |                         |
| SID181 <sup>[10]</sup>   | F <sub>END</sub>                       | Flash endurance                                            | 100 K              | -   | -   | cycles  |                         |
| SID182 <sup>[10]</sup>   | F <sub>RET</sub>                       | Flash retention. $T_A \le 55 \degree$ C, 100 K P/E cycles  | 20 <sup>[11]</sup> | -   | -   | years   |                         |
| SID182A <sup>[10</sup> ] |                                        | Flash retention. $T_A \le 85 \text{ °C}$ , 10 K P/E cycles | 10 <sup>[12]</sup> | _   | _   | years   |                         |

### System Resources

#### Power-on Reset (POR)

#### Table 17. Power On Reset (PRES)

| Spec ID                | Parameter             | Description            | Min  | Тур | Max | Units | Details/Conditions |
|------------------------|-----------------------|------------------------|------|-----|-----|-------|--------------------|
| SID.CLK#6              | SR_POWER_UP           | Power supply slew rate | 1    | -   | 67  | V/ms  | At power-up        |
| SID185 <sup>[10]</sup> | V <sub>RISEIPOR</sub> | Rising trip voltage    | 0.80 | -   | 1.5 | V     |                    |
| SID186 <sup>[10]</sup> | V <sub>FALLIPOR</sub> | Falling trip voltage   | 0.70 | -   | 1.4 | V     |                    |

# Table 18. Brown-out Detect (BOD) for V<sub>CCD</sub>

| Spec ID                | Parameter              | Description                                | Min  | Тур | Max  | Units | Details/Conditions |
|------------------------|------------------------|--------------------------------------------|------|-----|------|-------|--------------------|
| SID190 <sup>[10]</sup> | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.48 | -   | 1.62 | V     |                    |
| SID192 <sup>[10]</sup> | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep             | 1.11 | -   | 1.5  | V     |                    |

#### Notes

 It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.

10. Guaranteed by characterization.

11. Cypress provides a retention calculator to calculate the retention lifetime based on customers' individual temperature profiles for operation over the -40 °C to +105 °C ambient temperature range. Contact customercare@cypress.com.

12. Cypress provides a retention calculator to calculate the retention lifetime based on customers' individual temperature profiles for operation over the -40 °C to +105 °C ambient temperature range. Contact customercare@cypress.com.



### SWD Interface

### Table 19. SWD Interface Specifications

| Spec ID                 | Parameter    | Description                    | Min    | Тур | Max   | Units | Details/Conditions                  |
|-------------------------|--------------|--------------------------------|--------|-----|-------|-------|-------------------------------------|
| SID213                  | F_SWDCLK1    | $3.3~V \leq V_{DD} \leq 5.5~V$ | -      | -   | 14    | MHz   | SWDCLK ≤ 1/3 CPU<br>clock frequency |
| SID214                  | F_SWDCLK2    | $1.71~V \le V_{DD} \le 3.3~V$  | -      | -   | 7     | MHz   | SWDCLK ≤ 1/3 CPU<br>clock frequency |
| SID215 <sup>[13]</sup>  | T_SWDI_SETUP | T = 1/f SWDCLK                 | 0.25*T | -   | _     | ns    |                                     |
| SID216 <sup>[13]</sup>  | T_SWDI_HOLD  | T = 1/f SWDCLK                 | 0.25*T | -   | _     | ns    |                                     |
| SID217 <sup>[13]</sup>  | T_SWDO_VALID | T = 1/f SWDCLK                 | _      | -   | 0.5*T | ns    |                                     |
| SID217A <sup>[13]</sup> | T_SWDO_HOLD  | T = 1/f SWDCLK                 | 1      | _   | _     | ns    |                                     |

#### Internal Main Oscillator

# Table 20. IMO DC Specifications

(Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------|-----|-----|-----|-------|--------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 48 MHz | -   | -   | 250 | μA    |                    |
| SID219  | I <sub>IMO2</sub> | IMO operating current at 24 MHz | 1   | 1   | 180 | μA    |                    |

#### Table 21. IMO AC Specifications

| Spec ID | Parameter               | Description                                    | Min | Тур | Max | Units | Details/Conditions                                                                                                                                                            |
|---------|-------------------------|------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID223  | F <sub>IMOTOL1</sub>    | Frequency variation at 24 and 32 MHz (trimmed) | -   | _   | ±2  | %     | $2 \ V \leq V_{DD} \leq 5.5 \ V$ , and $-25 \ ^\circ C \leq T_A \leq 85 \ ^\circ C$ for A grade devices and $-25 \ ^\circ C \leq T_A \leq 105 \ ^\circ C$ for S grade devices |
| SID223A | F <sub>IMOTOLVCCD</sub> | Frequency variation (trimmed)                  | -   | -   | ±4  | %     | All                                                                                                                                                                           |
| SID226  | T <sub>STARTIMO</sub>   | IMO startup time                               | -   | -   | 7   | μs    |                                                                                                                                                                               |
| SID228  | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz                           | _   | 145 | _   | ps    |                                                                                                                                                                               |

Internal Low-Speed Oscillator

### Table 22. ILO DC Specifications

(Guaranteed by Design)

| Spec ID                | Parameter         | Description           | Min | Тур | Max  | Units | Details/Conditions |
|------------------------|-------------------|-----------------------|-----|-----|------|-------|--------------------|
| SID231 <sup>[13]</sup> | I <sub>ILO1</sub> | ILO operating current | -   | 0.3 | 1.05 | μA    |                    |
| SID233 <sup>[13]</sup> | IILOLEAK          | ILO leakage current   | -   | 2   | 15   | nA    |                    |

# Table 23. ILO AC Specifications

| Spec ID                | Parameter              | Description         | Min | Тур | Max | Units | Details/Conditions |
|------------------------|------------------------|---------------------|-----|-----|-----|-------|--------------------|
| SID234 <sup>[13]</sup> | T <sub>STARTILO1</sub> | ILO startup time    | -   | -   | 2   | ms    |                    |
| SID236 <sup>[13]</sup> | T <sub>ILODUTY</sub>   | ILO duty cycle      | 40  | 50  | 60  | %     |                    |
| SID237                 | F <sub>ILOTRIM1</sub>  | ILO frequency range | 20  | 40  | 80  | kHz   |                    |

Note

13. Guaranteed by characterization.



## Table 24. External Clock Specifications

| Spec ID                | Parameter  | Description                               | Min | Тур | Max | Units | Details/Conditions |
|------------------------|------------|-------------------------------------------|-----|-----|-----|-------|--------------------|
| SID305 <sup>[14]</sup> | ExtClkFreq | External clock input frequency            | 0   | -   | 16  | MHz   |                    |
| SID306 <sup>[14]</sup> | ExtClkDuty | Duty cycle; measured at V <sub>DD/2</sub> | 45  | -   | 55  | %     |                    |

## Table 25. Block Specs

| Spec ID                | Parameter              | Description                        | Min | Тур | Max | Units   | <b>Details/Conditions</b> |
|------------------------|------------------------|------------------------------------|-----|-----|-----|---------|---------------------------|
| SID262 <sup>[14]</sup> | T <sub>CLKSWITCH</sub> | System clock source switching time | 3   | Ι   | 4   | Periods |                           |

**Note** 14. Guaranteed by characterization.



The Field Values are listed in the following table:

| Field | Description       | Values  | Meaning                                |
|-------|-------------------|---------|----------------------------------------|
| CY8C  | Cypress prefix    |         |                                        |
| 4     | Architecture      | 4       | PSoC 4                                 |
| Α     | Family            | 0       | 4000 Family                            |
| В     | CPU speed         | 1       | 16 MHz                                 |
|       |                   | 4       | 48 MHz                                 |
| С     | Flash capacity    | 3       | 8 KB                                   |
|       |                   | 4       | 16 KB                                  |
|       |                   | 5       | 32 KB                                  |
|       |                   | 6       | 64 KB                                  |
|       |                   | 7       | 128 KB                                 |
| DE    | Package code      | SX      | SOIC                                   |
|       |                   | LQ      | QFN                                    |
| F     | Temperature range | A/S     | Automotive                             |
| XYZ   | Attributes code   | 000-999 | Code of feature set in specific family |



# Packaging

## Table 26. Package List

| Spec ID# | Package     | Description                                 |
|----------|-------------|---------------------------------------------|
| BID#26   | 24-pin QFN  | 24-pin 4 x 4 x 0.6 mm QFN with 0.5-mm pitch |
| BID#40   | 16-pin SOIC | 16-pin (150 Mil) SOIC                       |

#### Table 27. Package Characteristics

| Parameter       | Description                         | Conditions          | Min | Тур    | Max | Units |
|-----------------|-------------------------------------|---------------------|-----|--------|-----|-------|
| T <sub>A</sub>  | Operating ambient temperature       | For A grade devices | -40 | 25.00  | 85  | °C    |
| T <sub>A</sub>  | Operating ambient temperature       | For S grade devices | -40 | 25.00  | 105 | °C    |
| TJ              | Operating junction temperature      | For A grade devices | -40 | -      | 100 | °C    |
| TJ              | Operating junction temperature      | For S grade devices | -40 | -      | 120 | °C    |
| T <sub>JA</sub> | Package $\theta_{JA}$ (24-pin QFN)  |                     | -   | 38.01  | -   | °C/W  |
| T <sub>JA</sub> | Package $\theta_{JA}$ (16-pin SOIC) |                     | -   | 142.14 | _   | °C/W  |

# Table 28. Solder Reflow Peak Temperature

| Package | Maximum Peak<br>Temperature | Maximum Time at Peak Temperature |
|---------|-----------------------------|----------------------------------|
| All     | 260 °C                      | 30 seconds                       |

## Table 29. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-020

| Package | MSL   |
|---------|-------|
| All     | MSL 3 |



# Acronyms

## Table 30. Acronyms Used in this Document

| Acronym | Description                                                                                             |  |  |
|---------|---------------------------------------------------------------------------------------------------------|--|--|
| abus    | analog local bus                                                                                        |  |  |
| ADC     | analog-to-digital converter                                                                             |  |  |
| AG      | analog global                                                                                           |  |  |
| АНВ     | AMBA (advanced microcontroller bus archi-<br>tecture) high-performance bus, an ARM data<br>transfer bus |  |  |
| ALU     | arithmetic logic unit                                                                                   |  |  |
| AMUXBUS | analog multiplexer bus                                                                                  |  |  |
| API     | application programming interface                                                                       |  |  |
| APSR    | application program status register                                                                     |  |  |
| ARM®    | advanced RISC machine, a CPU architecture                                                               |  |  |
| ATM     | automatic thump mode                                                                                    |  |  |
| BW      | bandwidth                                                                                               |  |  |
| CAN     | Controller Area Network, a communications protocol                                                      |  |  |
| CMRR    | common-mode rejection ratio                                                                             |  |  |
| CPU     | central processing unit                                                                                 |  |  |
| CRC     | cyclic redundancy check, an error-checking protocol                                                     |  |  |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                        |  |  |
| DFB     | digital filter block                                                                                    |  |  |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                         |  |  |
| DMIPS   | Dhrystone million instructions per second                                                               |  |  |
| DMA     | direct memory access, see also TD                                                                       |  |  |
| DNL     | differential nonlinearity, see also INL                                                                 |  |  |
| DNU     | do not use                                                                                              |  |  |
| DR      | port write data registers                                                                               |  |  |
| DSI     | digital system interconnect                                                                             |  |  |
| DWT     | data watchpoint and trace                                                                               |  |  |
| ECC     | error correcting code                                                                                   |  |  |
| ECO     | external crystal oscillator                                                                             |  |  |
| EEPROM  | electrically erasable programmable read-only memory                                                     |  |  |
| EMI     | electromagnetic interference                                                                            |  |  |
| EMIF    | external memory interface                                                                               |  |  |
| EOC     | end of conversion                                                                                       |  |  |
| EOF     | end of frame                                                                                            |  |  |
| EPSR    | execution program status register                                                                       |  |  |
| ESD     | electrostatic discharge                                                                                 |  |  |

| Acronym                  | Description                                            |  |  |
|--------------------------|--------------------------------------------------------|--|--|
| ETM                      | embedded trace macrocell                               |  |  |
| FIR                      | finite impulse response, see also IIR                  |  |  |
| FPB                      | flash patch and breakpoint                             |  |  |
| FS                       | full-speed                                             |  |  |
| GPIO                     | general-purpose input/output, applies to a PSoC pin    |  |  |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |  |  |
| IC                       | integrated circuit                                     |  |  |
| IDAC                     | current DAC, see also DAC, VDAC                        |  |  |
| IDE                      | integrated development environment                     |  |  |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |  |  |
| IIR                      | infinite impulse response, see also FIR                |  |  |
| ILO                      | internal low-speed oscillator, see also IMO            |  |  |
| IMO                      | internal main oscillator, see also ILO                 |  |  |
| INL                      | integral nonlinearity, see also DNL                    |  |  |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |  |  |
| IPOR                     | initial power-on reset                                 |  |  |
| IPSR                     | interrupt program status register                      |  |  |
| IRQ                      | interrupt request                                      |  |  |
| ITM                      | instrumentation trace macrocell                        |  |  |
| LCD                      | liquid crystal display                                 |  |  |
| LIN                      | Local Interconnect Network, a communications protocol. |  |  |
| LR                       | link register                                          |  |  |
| LUT                      | lookup table                                           |  |  |
| LVD                      | low-voltage detect, see also LVI                       |  |  |
| LVI                      | low-voltage interrupt, see also HVI                    |  |  |
| LVTTL                    | low-voltage transistor-transistor logic                |  |  |
| MAC                      | multiply-accumulate                                    |  |  |
| MCU                      | microcontroller unit                                   |  |  |
| MISO                     | master-in slave-out                                    |  |  |
| NC                       | no connect                                             |  |  |
| NMI                      | nonmaskable interrupt                                  |  |  |
| NRZ                      | non-return-to-zero                                     |  |  |
| NVIC                     | nested vectored interrupt controller                   |  |  |
| NVL                      | nonvolatile latch, see also WOL                        |  |  |
| opamp                    | operational amplifier                                  |  |  |
| PAL                      | programmable array logic, see also PLD                 |  |  |
| PC                       | program counter                                        |  |  |
| PCB                      | printed circuit board                                  |  |  |

## Table 30. Acronyms Used in this Document (continued)



# Table 30. Acronyms Used in this Document (continued)

| Acronym           | Description                                                  |  |  |
|-------------------|--------------------------------------------------------------|--|--|
| PGA               | programmable gain amplifier                                  |  |  |
| PHUB              | peripheral hub                                               |  |  |
| PHY               | physical layer                                               |  |  |
| PICU              | port interrupt control unit                                  |  |  |
| PLA               | programmable logic array                                     |  |  |
| PLD               | programmable logic device, see also PAL                      |  |  |
| PLL               | phase-locked loop                                            |  |  |
| PMDD              | package material declaration data sheet                      |  |  |
| POR               | power-on reset                                               |  |  |
| PRES              | precise power-on reset                                       |  |  |
| PRS               | pseudo random sequence                                       |  |  |
| PS                | port read data register                                      |  |  |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                 |  |  |
| PSRR              | power supply rejection ratio                                 |  |  |
| PWM               | pulse-width modulator                                        |  |  |
| RAM               | random-access memory                                         |  |  |
| RISC              | reduced-instruction-set computing                            |  |  |
| RMS               | root-mean-square                                             |  |  |
| RTC               | real-time clock                                              |  |  |
| RTL               | register transfer language                                   |  |  |
| RTR               | remote transmission request                                  |  |  |
| RX                | receive                                                      |  |  |
| SAR               | successive approximation register                            |  |  |
| SC/CT             | switched capacitor/continuous time                           |  |  |
| SCL               | I <sup>2</sup> C serial clock                                |  |  |
| SDA               | I <sup>2</sup> C serial data                                 |  |  |
| S/H               | sample and hold                                              |  |  |
| SINAD             | signal to noise and distortion ratio                         |  |  |
| SIO               | special input/output, GPIO with advanced features. See GPIO. |  |  |
| SOC               | start of conversion                                          |  |  |
| SOF               | start of frame                                               |  |  |
| SPI               | Serial Peripheral Interface, a communications protocol       |  |  |
| SR                | slew rate                                                    |  |  |
| SRAM              | static random access memory                                  |  |  |
| SRES              | software reset                                               |  |  |
| SWD               | serial wire debug, a test protocol                           |  |  |
| SWV               | single-wire viewer                                           |  |  |
| TD                | transaction descriptor, see also DMA                         |  |  |

| Acronym | Description                                                               |
|---------|---------------------------------------------------------------------------|
| THD     | total harmonic distortion                                                 |
| TIA     | transimpedance amplifier                                                  |
| TRM     | technical reference manual                                                |
| TTL     | transistor-transistor logic                                               |
| ТΧ      | transmit                                                                  |
| UART    | Universal Asynchronous Transmitter Receiver, a<br>communications protocol |
| UDB     | universal digital block                                                   |
| USB     | Universal Serial Bus                                                      |
| USBIO   | USB input/output, PSoC pins used to connect to a USB port                 |
| VDAC    | voltage DAC, see also DAC, IDAC                                           |
| WDT     | watchdog timer                                                            |
| WOL     | write once latch, see also NVL                                            |
| WRES    | watchdog timer reset                                                      |
| XRES    | external reset I/O pin                                                    |
| XTAL    | crystal                                                                   |

#### Table 30. Acronyms Used in this Document (continued)



# **Document Conventions**

## Units of Measure

# Table 31. Units of Measure

| Symbol | Unit of Measure        |  |  |
|--------|------------------------|--|--|
| °C     | degrees Celsius        |  |  |
| dB     | decibel                |  |  |
| fF     | femto farad            |  |  |
| Hz     | hertz                  |  |  |
| KB     | 1024 bytes             |  |  |
| kbps   | kilobits per second    |  |  |
| Khr    | kilohour               |  |  |
| kHz    | kilohertz              |  |  |
| kΩ     | kilo ohm               |  |  |
| ksps   | kilosamples per second |  |  |
| LSB    | least significant bit  |  |  |
| Mbps   | megabits per second    |  |  |
| MHz    | megahertz              |  |  |
| MΩ     | mega-ohm               |  |  |
| Msps   | megasamples per second |  |  |
| μA     | microampere            |  |  |
| μF     | microfarad             |  |  |
| μH     | microhenry             |  |  |
| μs     | microsecond            |  |  |
| μV     | microvolt              |  |  |
| μW     | microwatt              |  |  |
| mA     | milliampere            |  |  |
| ms     | millisecond            |  |  |
| mV     | millivolt              |  |  |
| nA     | nanoampere             |  |  |
| ns     | nanosecond             |  |  |
| nV     | nanovolt               |  |  |
| Ω      | ohm                    |  |  |
| pF     | picofarad              |  |  |
| ppm    | parts per million      |  |  |
| ps     | picosecond             |  |  |
| S      | second                 |  |  |
| sps    | samples per second     |  |  |
| sqrtHz | square root of hertz   |  |  |
| V      | volt                   |  |  |
| W      | watt                   |  |  |



# **Document History Page**

| Description Title: Automotive PSoC <sup>®</sup> 4: PSoC 4000 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> )<br>Document Number: 001-92145 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision                                                                                                                                                     | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| **                                                                                                                                                           | 4388517 | SNPR               | 05/23/2014         | New datasheet for new device family.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A                                                                                                                                                           | 4425292 | SNPR               | 07/23/2014         | Changed status from Advance to Preliminary.<br>Updated Electrical Specifications:<br>Updated Device Level Specifications:<br>Updated description above Table 3.<br>Updated Memory:<br>Updated Table 16:<br>Added Note 11 and referred the same note in minimum value of SID182 spec.<br>Added Note 12 and referred the same note in minimum value of SID182A spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *В                                                                                                                                                           | 4594824 | JICG               | 12/12/2014         | Updated Electrical Specifications:<br>Updated Device Level Specifications:<br>Updated Table 3:<br>Updated entire table.<br>Updated Comparator:<br>Updated Comparator:<br>Updated Table 9:<br>Added maximum value of $I_{CMP1}$ parameter as 110 µA.<br>Added maximum value of $I_{CMP2}$ parameter as 85 µA.<br>Updated Table 10:<br>Changed maximum value of $T_{COMP1}$ parameter from 50 ns to 90 ns.<br>Changed maximum value of $T_{COMP2}$ parameter from 100 ns to 110 ns.<br>Updated Digital Peripherals:<br>Removed Timer.<br>Added Timer Counter Pulse-Width Modulator (TCPWM).<br>Removed Counter.<br>Removed Counter.<br>Removed Pulse Width Modulation (PWM).<br>Updated Table 13:<br>Changed maximum value of $I_{I2C1}$ parameter from 10.5 µA to 25 µA.<br>Added maximum value of $I_{I2C1}$ parameter as 2.5 µA.<br>Updated Table 13:<br>Changed maximum value of $I_{I2C1}$ parameter as 2.5 µA.<br>Updated Power-on Reset (POR):<br>Updated Power-on Reset (POR):<br>Updated maximum value of $T_{BULKERASE}$ parameter as 15 ms.<br>Added maximum value of $T_{DEVPROG}$ parameter as 1.5 seconds.<br>Updated System Resources:<br>Updated Power-on Reset (POR):<br>Updated Table 16:<br>Added maximum value of $V_{FALLPPOR}$ parameter as 1.62 V.<br>Changed minimum value of $V_{FALLPPOR}$ parameter from 1.14 V to 1.11 V.<br>Updated Table 18:<br>Added maximum value of $I_{IMO1}$ parameter from 1000 µA to 250 µA.<br>Changed maximum value of $I_{IMO1}$ parameter from 325 µA to 180 µA.<br>Updated Table 21:<br>Added maximum value of $I_{IMO2}$ parameter from 325 µA to 180 µA.<br>Updated Table 21:<br>Added maximum value of $I_{STARTIMO}$ parameter as 7 µs. |



# Document History Page (continued)

| Description Title: Automotive PSoC <sup>®</sup> 4: PSoC 4000 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> )<br>Document Number: 001-92145 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision                                                                                                                                                     | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *B (cont.)                                                                                                                                                   | 4594824 | JICG               | 12/12/2014         | Updated Packaging:<br>Updated Table 27:<br>Added values for $T_J$ parameter corresponding to Condition "For A grade<br>devices".<br>Changed maximum value of $T_J$ parameter corresponding to Condition "For S<br>grade devices" from 100 °C to 120 °C.<br>Removed $T_{JC}$ parameter and its details.                                                                                                                                                                                                                                                                                                          |
| *C                                                                                                                                                           | 4615131 | SNPR               | 01/06/2015         | Changed status from Preliminary to Final.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *D                                                                                                                                                           | 4669514 | KUK                | 02/24/2015         | Updated Ordering Information:<br>No change in part numbers.<br>Updated Part Numbering Conventions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *E                                                                                                                                                           | 5141209 | KIKU               | 02/17/2016         | Updated Block Diagram:<br>Added Low Power Comparator block.<br>Updated Pinouts:<br>Updated Table 1:<br>Updated details in "Name" column of pin 14 and pin 15 corresponding to 24-pin<br>QFN and also updated details in "Alternate Functions" column corresponding<br>to same pins.<br>Updated details in "Name" column of pin 12 and pin 13 corresponding to 16-pin<br>SOIC and also updated details in "Alternate Functions" column corresponding<br>to same pins.<br>Updated Packaging:<br>Updated Package Outline Drawings:<br>spec 001-13937 – Changed revision from *E to *F.<br>Updated to new template. |



# Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Lighting & Power Control                              | cypress.com/powerpsoc  |
| Memory                                                | cypress.com/memory     |
| PSoC                                                  | cypress.com/psoc       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless/RF                                           | cypress.com/wireless   |

# PSoC<sup>®</sup> Solutions

cypress.com/psoc PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2014-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 001-92145 Rev. \*E

Revised February 17, 2016

All products and company names mentioned in this document may be the trademarks of their respective holders.