



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Active                                                    |
| Number of LABs/CLBs            | 2500                                                      |
| Number of Logic Elements/Cells | 40000                                                     |
| Total RAM Bits                 | 1290240                                                   |
| Number of I/O                  | 500                                                       |
| Number of Gates                | -                                                         |
| Voltage - Supply               | 1.15V ~ 1.25V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                        |
| Package / Case                 | 672-BGA                                                   |
| Supplier Device Package        | 672-FBGA (27x27)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/10m40daf672i7g |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### **Operating Conditions**

Intel MAX 10 devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Intel MAX 10 devices, you must consider the operating requirements described in this section.

### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Intel MAX 10 devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

#### Caution:

Conditions outside the range listed in the absolute maximum ratings tables may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### **Single Supply Devices Absolute Maximum Ratings**

#### Table 2. Absolute Maximum Ratings for Intel MAX 10 Single Supply Devices

| Symbol              | Parameter                                                                                                 | Min  | Max | Unit |
|---------------------|-----------------------------------------------------------------------------------------------------------|------|-----|------|
| V <sub>CC_ONE</sub> | Supply voltage for core and periphery through on-die voltage regulator                                    | -0.5 | 3.9 | V    |
| V <sub>CCIO</sub>   | Supply voltage for input and output buffers                                                               | -0.5 | 3.9 | V    |
| V <sub>CCA</sub>    | Supply voltage for phase-locked loop (PLL) regulator and analog-to-digital converter (ADC) block (analog) | -0.5 | 3.9 | V    |

### **Dual Supply Devices Absolute Maximum Ratings**

Table 3. Absolute Maximum Ratings for Intel MAX 10 Dual Supply Devices

| Symbol            | Parameter                                   | Min  | Max  | Unit |  |  |  |  |  |
|-------------------|---------------------------------------------|------|------|------|--|--|--|--|--|
| V <sub>CC</sub>   | Supply voltage for core and periphery       | -0.5 | 1.63 | V    |  |  |  |  |  |
| V <sub>CCIO</sub> | Supply voltage for input and output buffers | -0.5 | 3.9  | V    |  |  |  |  |  |
| V <sub>CCA</sub>  | Supply voltage for PLL regulator (analog)   | -0.5 | 3.41 | V    |  |  |  |  |  |
|                   | continued.                                  |      |      |      |  |  |  |  |  |



#### **DC Characteristics**

#### **Supply Current and Power Consumption**

Intel offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Intel Quartus Prime Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the usage of the resources.

The Intel Quartus Prime Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yield very accurate power estimates.

#### **Related Information**

- Early Power Estimator User Guide
   Provides more information about power estimation tools.
- Power Analysis chapter, Intel Quartus Prime Handbook
   Provides more information about power estimation tools.

#### I/O Pin Leakage Current

The values in the table are specified for normal device operation. The values vary during device power-up. This applies for all  $V_{\text{CCIO}}$  settings (3.3, 3.0, 2.5, 1.8, 1.5, 1.35, and 1.2 V).

 $10 \mu A$  I/O leakage current limit is applicable when the internal clamping diode is off. A higher current can be the observed when the diode is on.

Input channel leakage of ADC I/O pins due to hot socket is up to maximum of 1.8 mA. The input channel leakage occurs when the ADC IP core is enabled or disabled. This is applicable to all Intel MAX 10 devices with ADC IP core, which are 10M04, 10M08, 10M16, 10M25, 10M40, and 10M50 devices. The ADC I/O pins are in Bank 1A.

Table 10. I/O Pin Leakage Current for Intel MAX 10 Devices

| Symbol          | Parameter                         | Condition                                    | Min | Max | Unit |  |
|-----------------|-----------------------------------|----------------------------------------------|-----|-----|------|--|
| II              | Input pin leakage current         | V <sub>I</sub> = 0 V to V <sub>CCIOMAX</sub> | -10 | 10  | μΑ   |  |
| I <sub>OZ</sub> | Tristated I/O pin leakage current | V <sub>O</sub> = 0 V to V <sub>CCIOMAX</sub> | -10 | 10  | μΑ   |  |



ADC\_VREF Pin Leakage Current for Intel MAX 10 Devices Table 11.

| Symbol                | Parameter                    | Condition          | Min | Max | Unit |
|-----------------------|------------------------------|--------------------|-----|-----|------|
| I <sub>adc_vref</sub> | ADC_VREF pin leakage current | Single supply mode | _   | 10  | μΑ   |
|                       |                              | Dual supply mode   | _   | 20  | μΑ   |

#### **Bus Hold Parameters**

Bus hold retains the last valid logic state after the source driving it either enters the high impedance state or is removed. Each I/O pin has an option to enable bus hold in user mode. Bus hold is always disabled in configuration mode.

**Bus Hold Parameters for Intel MAX 10 Devices** Table 12.

| Parameter                         | Condition                                      |     | V <sub>CCIO</sub> (V) |       |       |      |      |     |      |     | Unit |     |      |    |
|-----------------------------------|------------------------------------------------|-----|-----------------------|-------|-------|------|------|-----|------|-----|------|-----|------|----|
|                                   |                                                | 1.  | 1.2                   |       | 1.5   |      | 1.8  |     | 2.5  |     | .0   | 3.  | .3   |    |
|                                   |                                                | Min | Max                   | Min   | Max   | Min  | Max  | Min | Max  | Min | Max  | Min | Max  |    |
| Bus-hold low, sustaining current  | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 8   | _                     | 12    | _     | 30   | _    | 50  | _    | 70  | _    | 70  | _    | μΑ |
| Bus-hold high, sustaining current | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -8  | _                     | -12   | _     | -30  | _    | -50 | _    | -70 | _    | -70 | _    | μΑ |
| Bus-hold low, overdrive current   | 0 V < V <sub>IN</sub> <                        | _   | 125                   | _     | 175   | _    | 200  | _   | 300  | _   | 500  | _   | 500  | μΑ |
| Bus-hold high, overdrive current  | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub>      | _   | -125                  | _     | -175  | _    | -200 | _   | -300 | _   | -500 | _   | -500 | μA |
| Bus-hold trip point               | _                                              | 0.3 | 0.9                   | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7  | 0.8 | 2    | 0.8 | 2    | V  |



#### Table 17. Internal Weak Pull-Up Resistor for Intel MAX 10 Devices

Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.

| Symbol           | Parameter                                                                                                                                                                   | Condition                          | Min | Тур | Max | Unit |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|-----|-----|------|
| R_ <sub>PU</sub> | Value of I/O pin (dedicated and dual-purpose) pull-up resistor before and during configuration, as well as user mode if the programmable pull-up resistor option is enabled | $V_{CCIO} = 3.3 V \pm 5\%$         | 7   | 12  | 34  | kΩ   |
|                  |                                                                                                                                                                             | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ | 8   | 13  | 37  | kΩ   |
|                  |                                                                                                                                                                             | $V_{CCIO} = 2.5 V \pm 5\%$         | 10  | 15  | 46  | kΩ   |
|                  |                                                                                                                                                                             | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ | 16  | 25  | 75  | kΩ   |
|                  |                                                                                                                                                                             | V <sub>CCIO</sub> = 1.5 V ± 5%     | 20  | 36  | 106 | kΩ   |
|                  |                                                                                                                                                                             | V <sub>CCIO</sub> = 1.2 V ± 5%     | 33  | 82  | 179 | kΩ   |

### **Hot-Socketing Specifications**

#### Table 18. Hot-Socketing Specifications for Intel MAX 10 Devices

| Symbol                 | Parameter              | Maximum              |  |  |
|------------------------|------------------------|----------------------|--|--|
| I <sub>IOPIN(DC)</sub> | DC current per I/O pin | 300 μΑ               |  |  |
| I <sub>IOPIN(AC)</sub> | AC current per I/O pin | 8 mA <sup>(13)</sup> |  |  |

#### **Hysteresis Specifications for Schmitt Trigger Input**

Intel MAX 10 devices support Schmitt trigger input on all I/O pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signal with slow edge rate.

<sup>(13)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is I/O pin capacitance and dv/dt is the slew rate.



### **Single-Ended I/O Standards Specifications**

### Table 20. Single-Ended I/O Standards Specifications for Intel MAX 10 Devices

To meet the  $I_{OL}$  and  $I_{OH}$  specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the  $I_{OL}$  and  $I_{OH}$  specifications in the datasheet.

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |      | (V)                         | V <sub>IH</sub>             | (V)                        | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)         | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) |
|------------------------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|----------------------------|-----------------------------|-----------------------------|----------------------|----------------------|
|                        | Min   | Тур                   | Max   | Min  | Max                         | Min                         | Max                        | Max                         | Min                         |                      |                      |
| 3.3 V LVTTL            | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                         | 1.7                         | 3.6                        | 0.45                        | 2.4                         | 4                    | -4                   |
| 3.3 V LVCMOS           | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                         | 1.7                         | 3.6                        | 0.2                         | V <sub>CCIO</sub> - 0.2     | 2                    | -2                   |
| 3.0 V LVTTL            | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | V <sub>CCIO</sub><br>+ 0.3 | 0.45                        | 2.4                         | 4                    | -4                   |
| 3.0 V LVCMOS           | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | V <sub>CCIO</sub><br>+ 0.3 | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                  | -0.1                 |
| 2.5 V LVTTL and LVCMOS | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                         | 1.7                         | V <sub>CCIO</sub><br>+ 0.3 | 0.4                         | 2                           | 1                    | -1                   |
| 1.8 V LVTTL and LVCMOS | 1.71  | 1.8                   | 1.89  | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | 2.25                       | 0.45                        | V <sub>CCIO</sub> - 0.45    | 2                    | -2                   |
| 1.5 V LVCMOS           | 1.425 | 1.5                   | 1.575 | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 2                    | -2                   |
| 1.2 V LVCMOS           | 1.14  | 1.2                   | 1.26  | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 2                    | -2                   |
| 3.3 V Schmitt Trigger  | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                         | 1.7                         | V <sub>CCIO</sub><br>+ 0.3 | _                           | _                           | _                    | _                    |
| 2.5 V Schmitt Trigger  | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                         | 1.7                         | V <sub>CCIO</sub><br>+ 0.3 | _                           | _                           | _                    | _                    |
| 1.8 V Schmitt Trigger  | 1.71  | 1.8                   | 1.89  | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | _                           | _                           | _                    | _                    |
| 1.5 V Schmitt Trigger  | 1.425 | 1.5                   | 1.575 | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | _                           | _                           | _                    | _                    |
| 3.0 V PCI              | 2.85  | 3                     | 3.15  | _    | 0.3 ×<br>V <sub>CCIO</sub>  | 0.5 ×<br>V <sub>CCIO</sub>  | V <sub>CCIO</sub><br>+ 0.3 | 0.1 ×<br>V <sub>CCIO</sub>  | 0.9 ×<br>V <sub>CCIO</sub>  | 1.5                  | -0.5                 |



### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications

### Table 22. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Intel MAX 10 Devices

To meet the  $I_{OL}$  and  $I_{OH}$  specifications, you must set the current strength settings accordingly. For example, to meet the SSTL-15 Class I specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the  $I_{OL}$  and  $I_{OH}$  specifications in the datasheet.

| I/O Standard     | $V_{IL(DC)}(V)$ |                          | <b>V</b> <sub>IH(DC)</sub> (V) |     | V <sub>IL(AC)</sub> (V) |                          | V <sub>IH(AC)</sub> (V)     |     | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) |
|------------------|-----------------|--------------------------|--------------------------------|-----|-------------------------|--------------------------|-----------------------------|-----|----------------------------|----------------------------|----------------------|----------------------|
|                  | Min             | Max                      | Min                            | Max | Min                     | Max                      | Min                         | Max | Max                        | Min                        |                      |                      |
| SSTL-2 Class I   | -               | V <sub>REF</sub> - 0.18  | V <sub>REF</sub><br>+ 0.18     | _   | _                       | V <sub>REF</sub> - 0.31  | V <sub>REF</sub><br>+ 0.31  | _   | V <sub>TT</sub> - 0.57     | V <sub>TT</sub> + 0.57     | 8.1                  | -8.1                 |
| SSTL-2 Class II  | _               | V <sub>REF</sub> - 0.18  | V <sub>REF</sub><br>+ 0.18     | _   | _                       | V <sub>REF</sub> - 0.31  | V <sub>REF</sub><br>+ 0.31  | _   | V <sub>TT</sub> - 0.76     | V <sub>TT</sub> + 0.76     | 16.4                 | -16.4                |
| SSTL-18 Class I  | _               | V <sub>REF</sub> - 0.125 | V <sub>REF</sub><br>+ 0.125    | _   | _                       | V <sub>REF</sub> - 0.25  | V <sub>REF</sub><br>+ 0.25  | _   | V <sub>TT</sub> - 0.475    | V <sub>TT</sub><br>+ 0.475 | 6.7                  | -6.7                 |
| SSTL-18 Class II | _               | V <sub>REF</sub> - 0.125 | V <sub>REF</sub><br>+ 0.125    | _   | _                       | V <sub>REF</sub> - 0.25  | V <sub>REF</sub><br>+ 0.25  | _   | 0.28                       | V <sub>CCIO</sub> - 0.28   | 13.4                 | -13.4                |
| SSTL-15 Class I  | _               | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         | _   | _                       | V <sub>REF</sub> - 0.175 | V <sub>REF</sub><br>+ 0.175 | _   | 0.2 ×<br>V <sub>CCIO</sub> | 0.8 ×<br>V <sub>CCIO</sub> | 8                    | -8                   |
| SSTL-15 Class II | _               | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         | _   | _                       | V <sub>REF</sub> - 0.175 | V <sub>REF</sub><br>+ 0.175 | _   | 0.2 ×<br>V <sub>CCIO</sub> | 0.8 ×<br>V <sub>CCIO</sub> | 16                   | -16                  |
| SSTL-135         | _               | V <sub>REF</sub> - 0.09  | V <sub>REF</sub><br>+ 0.09     | _   | _                       | V <sub>REF</sub> - 0.16  | V <sub>REF</sub><br>+ 0.16  | _   | 0.2 ×<br>V <sub>CCIO</sub> | 0.8 ×<br>V <sub>CCIO</sub> | _                    | _                    |
| HSTL-18 Class I  | _               | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         | _   | _                       | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2      | _   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 8                    | -8                   |
| HSTL-18 Class II | _               | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         | _   | _                       | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2      | _   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 16                   | -16                  |
| HSTL-15 Class I  | _               | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         | _   | _                       | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2      | _   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 8                    | -8                   |
| HSTL-15 Class II | _               | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1         | _   | _                       | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2      | _   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 16                   | -16                  |



| F                    | Parameter                      | Symbol         | Condition                                              | Min                 | Тур | Max | Unit  |
|----------------------|--------------------------------|----------------|--------------------------------------------------------|---------------------|-----|-----|-------|
|                      | Integral non linearity         | INL            | _                                                      | -2                  | -   | 2   | LSB   |
| AC Accuracy          | Total harmonic distortion      | THD            | $F_{IN} = 50 \text{ kHz}, F_S = 1 \text{ MHz},$<br>PLL | -65 <sup>(37)</sup> | _   | _   | dB    |
|                      | Signal-to-noise ratio          | SNR            | $F_{IN} = 50 \text{ kHz}, F_S = 1 \text{ MHz},$ $PLL$  | 54 <sup>(38)</sup>  | _   | _   | dB    |
|                      | Signal-to-noise and distortion | SINAD          | $F_{IN} = 50 \text{ kHz}, F_S = 1 \text{ MHz},$ $PLL$  | 53 <sup>(39)</sup>  | _   | _   | dB    |
| On-Chip Temperature  | Temperature sampling rate      | T <sub>S</sub> | _                                                      | _                   | _   | 50  | kSPS  |
| Sensor               | Absolute accuracy              | _              | -40 to 125°C,<br>with 64 samples averaging             | _                   | _   | ±10 | °C    |
| Conversion Rate (41) | Conversion time                | _              | Single measurement                                     | _                   | _   | 1   | Cycle |
|                      |                                |                | Continuous measurement                                 | _                   | _   | 1   | Cycle |
|                      |                                |                | Temperature measurement                                | -                   | -   | 1   | Cycle |

#### **Related Information**

SPICE Models for Intel FPGAs

 $<sup>^{\</sup>left( 37\right) }$  THD with prescalar enabled is 6dB less than the specification.

 $<sup>^{(38)}</sup>$  SNR with prescalar enabled is 6dB less than the specification.

<sup>(39)</sup> SINAD with prescalar enabled is 6dB less than the specification.

<sup>(40)</sup> For the Intel Quartus Prime software version 15.0 and later, Modular ADC Core Intel FPGA IP and Modular Dual ADC Core Intel FPGA IP cores handle the 64 samples averaging. For the Intel Quartus Prime software versions prior to 14.1, you need to implement your own averaging calculation.

<sup>(41)</sup> For more detailed description, refer to the Timing section in the *Intel MAX 10 Analog-to-Digital Converter User Guide*.

M10-DATASHEET | 2018.06.29



| Parameter            |                 | Symbol | Condition               | Min | Тур | Max | Unit  |
|----------------------|-----------------|--------|-------------------------|-----|-----|-----|-------|
| Conversion Rate (52) | Conversion time | _      | Single measurement      | _   | _   | 1   | Cycle |
|                      |                 |        | Continuous measurement  | _   | _   | 1   | Cycle |
|                      |                 |        | Temperature measurement | _   | _   | 1   | Cycle |

#### **Related Information**

SPICE Models for Intel FPGAs

### **Periphery Performance Specifications**

This section describes the periphery performance, high-speed I/O, and external memory interface.

Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

#### **High-Speed I/O Specifications**

For more information about the high-speed and low-speed I/O performance pins, refer to the respective device pin-out files.

#### **Related Information**

Documentation: Pin-Out Files for Intel FPGAs

<sup>(52)</sup> For more detailed description, refer to the Timing section in the *Intel MAX 10 Analog-to-Digital Converter User Guide*.



### **Dual Supply Devices True RSDS and Emulated RSDS\_E\_3R Transmitter Timing Specifications**

#### True RSDS and Emulated RSDS\_E\_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices Table 38.

True **RSDS** transmitter is only supported at bottom I/O banks. Emulated **RSDS** transmitter is supported at the output pin of all I/O banks.

| Symbol             | Parameter                        | Mode | -16, | -A6, -C7, | -17 |     | -A7 |     |     | -C8 |     | Unit   |
|--------------------|----------------------------------|------|------|-----------|-----|-----|-----|-----|-----|-----|-----|--------|
|                    |                                  |      | Min  | Тур       | Max | Min | Тур | Max | Min | Тур | Max |        |
| f <sub>HSCLK</sub> | Input clock frequency            | ×10  | 5    | _         | 155 | 5   | _   | 155 | 5   | _   | 155 | MHz    |
|                    | (high-speed I/O performance pin) | ×8   | 5    | _         | 155 | 5   | _   | 155 | 5   | _   | 155 | MHz    |
|                    |                                  | ×7   | 5    | _         | 155 | 5   | _   | 155 | 5   | _   | 155 | MHz    |
|                    |                                  | ×4   | 5    | _         | 155 | 5   | _   | 155 | 5   | _   | 155 | MHz    |
|                    |                                  | ×2   | 5    | _         | 155 | 5   | _   | 155 | 5   | _   | 155 | MHz    |
|                    |                                  | ×1   | 5    | _         | 310 | 5   | _   | 310 | 5   | _   | 310 | MHz    |
| HSIODR             | Data rate (high-speed            | ×10  | 100  | _         | 310 | 100 | _   | 310 | 100 | _   | 310 | Mbps   |
|                    | I/O performance pin)             | ×8   | 80   | _         | 310 | 80  | _   | 310 | 80  | _   | 310 | Mbps   |
|                    |                                  | ×7   | 70   | _         | 310 | 70  | _   | 310 | 70  | _   | 310 | Mbps   |
|                    |                                  | ×4   | 40   | _         | 310 | 40  | _   | 310 | 40  | _   | 310 | Mbps   |
|                    |                                  | ×2   | 20   | _         | 310 | 20  | _   | 310 | 20  | _   | 310 | Mbps   |
|                    |                                  | ×1   | 10   | _         | 310 | 10  | _   | 310 | 10  | _   | 310 | Mbps   |
| f <sub>HSCLK</sub> | Input clock frequency            | ×10  | 5    | _         | 150 | 5   | _   | 150 | 5   | _   | 150 | MHz    |
|                    | (low-speed I/O performance pin)  | ×8   | 5    | _         | 150 | 5   | _   | 150 | 5   | _   | 150 | MHz    |
|                    |                                  | ×7   | 5    | _         | 150 | 5   | _   | 150 | 5   | _   | 150 | MHz    |
|                    |                                  | ×4   | 5    | _         | 150 | 5   | _   | 150 | 5   | _   | 150 | MHz    |
|                    |                                  | ×2   | 5    | _         | 150 | 5   | _   | 150 | 5   | _   | 150 | MHz    |
|                    |                                  | ×1   | 5    | _         | 300 | 5   | _   | 300 | 5   | _   | 300 | MHz    |
| HSIODR             | Data rate (low-speed             | ×10  | 100  | _         | 300 | 100 | _   | 300 | 100 | _   | 300 | Mbps   |
|                    | I/O performance pin)             | ×8   | 80   | _         | 300 | 80  | _   | 300 | 80  | _   | 300 | Mbps   |
|                    |                                  | ×7   | 70   | _         | 300 | 70  | _   | 300 | 70  | _   | 300 | Mbps   |
|                    |                                  |      | •    |           | •   |     | •   | •   |     | •   | con | tinued |

#### M10-DATASHEET | 2018.06.29



| Symbol                     | Parameter                                                                                                              | Mode                                  | -16, | -A6, -C7 | , <b>–17</b> |     | -A7 |     |     | -C8 |     | Unit |
|----------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|----------|--------------|-----|-----|-----|-----|-----|-----|------|
|                            |                                                                                                                        |                                       | Min  | Тур      | Max          | Min | Тур | Max | Min | Тур | Max |      |
|                            |                                                                                                                        | ×4                                    | 40   | _        | 300          | 40  | _   | 300 | 40  | _   | 300 | Mbps |
|                            |                                                                                                                        | ×2                                    | 20   | _        | 300          | 20  | _   | 300 | 20  | _   | 300 | Mbps |
|                            |                                                                                                                        | ×1                                    | 10   | _        | 300          | 10  | _   | 300 | 10  | _   | 300 | Mbps |
| t <sub>DUTY</sub>          | Duty cycle on transmitter output clock                                                                                 | _                                     | 45   | _        | 55           | 45  | _   | 55  | 45  | _   | 55  | %    |
| TCCS <sup>(57)</sup>       | Transmitter channel-<br>to-channel skew                                                                                | _                                     | _    | _        | 300          | _   | _   | 300 | _   | _   | 300 | ps   |
| t <sub>x Jitter</sub> (58) | Output jitter (high-<br>speed I/O<br>performance pin)                                                                  | -                                     | _    | _        | 425          | _   | _   | 425 | _   | _   | 425 | ps   |
|                            | Output jitter (low-<br>speed I/O<br>performance pin)                                                                   | _                                     | _    | _        | 470          | _   | _   | 470 | _   | _   | 470 | ps   |
| t <sub>RISE</sub>          | Rise time                                                                                                              | 20 - 80%, C <sub>LOAD</sub><br>= 5 pF | _    | 500      | _            | _   | 500 | _   | _   | 500 | _   | ps   |
| t <sub>FALL</sub>          | Fall time                                                                                                              | 20 - 80%, C <sub>LOAD</sub><br>= 5 pF | _    | 500      | _            | _   | 500 | _   | _   | 500 | _   | ps   |
| t <sub>LOCK</sub>          | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _                                     | _    | _        | 1            | _   | _   | 1   | _   | -   | 1   | ms   |

 $<sup>^{(57)}</sup>$  TCCS specifications apply to I/O banks from the same side only.

 $<sup>^{(58)}</sup>$  TX jitter is the jitter induced from core noise and I/O switching noise.

M10-DATASHEET | 2018.06.29



| Symbol            | Parameter                                                                                                              | Mode                               | -C7, -I7 |     |     | -A7 |     |     | -C8 |     | Unit |    |
|-------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------|-----|-----|-----|-----|-----|-----|-----|------|----|
|                   |                                                                                                                        |                                    | Min      | Тур | Max | Min | Тур | Max | Min | Тур | Max  |    |
| t <sub>RISE</sub> | Rise time                                                                                                              | 20 - 80%, C <sub>LOAD</sub> = 5 pF | _        | 500 | _   | _   | 500 | _   | _   | 500 | _    | ps |
| t <sub>FALL</sub> | Fall time                                                                                                              | 20 - 80%, C <sub>LOAD</sub> = 5 pF | _        | 500 | _   | _   | 500 | _   | _   | 500 | _    | ps |
| t <sub>LOCK</sub> | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _                                  | I        | _   | 1   | _   | _   | 1   | _   | _   | 1    | ms |

### **Dual Supply Devices True LVDS Transmitter Timing Specifications**

### Table 42. True LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices

True **LVDS** transmitter is only supported at the bottom I/O banks.

| Symbol             | Parameter   | Mode |     | -16 |     | -A  | 6, -C7, - | ·17 |     | -A7 |     |     | -C8 |       | Unit |
|--------------------|-------------|------|-----|-----|-----|-----|-----------|-----|-----|-----|-----|-----|-----|-------|------|
|                    |             |      | Min | Тур | Max | Min | Тур       | Max | Min | Тур | Max | Min | Тур | Max   |      |
| f <sub>HSCLK</sub> | Input clock | ×10  | 5   | _   | 360 | 5   | _         | 340 | 5   | _   | 310 | 5   | _   | 300   | MHz  |
|                    | frequency   | ×8   | 5   | _   | 360 | 5   | _         | 360 | 5   | _   | 320 | 5   | _   | 320   | MHz  |
|                    |             | ×7   | 5   | _   | 360 | 5   | _         | 340 | 5   | _   | 310 | 5   | _   | 300   | MHz  |
|                    |             | ×4   | 5   | _   | 360 | 5   | -         | 350 | 5   | _   | 320 | 5   | _   | 320   | MHz  |
|                    |             | ×2   | 5   | _   | 360 | 5   | -         | 350 | 5   | _   | 320 | 5   | _   | 320   | MHz  |
|                    |             | ×1   | 5   | _   | 360 | 5   | ı         | 350 | 5   | _   | 320 | 5   | _   | 320   | MHz  |
| HSIODR             | Data rate   | ×10  | 100 | _   | 720 | 100 | -         | 680 | 100 | _   | 620 | 100 | _   | 600   | Mbps |
|                    |             | ×8   | 80  | _   | 720 | 80  | ı         | 720 | 80  | _   | 640 | 80  | _   | 640   | Mbps |
|                    |             | ×7   | 70  | _   | 720 | 70  | -         | 680 | 70  | _   | 620 | 70  | _   | 600   | Mbps |
|                    |             | ×4   | 40  | _   | 720 | 40  | -         | 700 | 40  | _   | 640 | 40  | _   | 640   | Mbps |
|                    |             | ×2   | 20  | _   | 720 | 20  | ı         | 700 | 20  | _   | 640 | 20  | _   | 640   | Mbps |
|                    |             |      |     |     |     |     |           |     |     |     |     |     |     | conti | nued |





| Symbol                     | Parameter                                                                                                              | Mode                                  |     | -C7, -I7 |       |     | -A7 |       |     | -C8 |       | Unit |
|----------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|----------|-------|-----|-----|-------|-----|-----|-------|------|
|                            |                                                                                                                        |                                       | Min | Тур      | Max   | Min | Тур | Max   | Min | Тур | Max   |      |
|                            |                                                                                                                        | ×8                                    | 80  | _        | 200   | 80  | _   | 200   | 80  | _   | 200   | Mbps |
|                            |                                                                                                                        | ×7                                    | 70  | _        | 200   | 70  | _   | 200   | 70  | _   | 200   | Mbps |
|                            |                                                                                                                        | ×4                                    | 40  | _        | 200   | 40  | _   | 200   | 40  | _   | 200   | Mbps |
|                            |                                                                                                                        | ×2                                    | 20  | _        | 200   | 20  | _   | 200   | 20  | _   | 200   | Mbps |
|                            |                                                                                                                        | ×1                                    | 10  | _        | 200   | 10  | _   | 200   | 10  | _   | 200   | Mbps |
| t <sub>DUTY</sub>          | Duty cycle on transmitter output clock                                                                                 | _                                     | 45  | _        | 55    | 45  | _   | 55    | 45  | _   | 55    | %    |
| TCCS <sup>(67)</sup>       | Transmitter channel-<br>to-channel skew                                                                                | _                                     | _   | _        | 300   | _   | _   | 300   | _   | _   | 300   | ps   |
| t <sub>x Jitter</sub> (68) | Output jitter                                                                                                          | _                                     | _   | _        | 1,000 | _   | _   | 1,000 | _   | _   | 1,000 | ps   |
| t <sub>RISE</sub>          | Rise time                                                                                                              | 20 - 80%, C <sub>LOAD</sub><br>= 5 pF | _   | 500      | _     | _   | 500 | _     | _   | 500 | _     | ps   |
| t <sub>FALL</sub>          | Fall time                                                                                                              | 20 - 80%, C <sub>LOAD</sub><br>= 5 pF | _   | 500      | _     | _   | 500 | _     | _   | 500 | _     | ps   |
| t <sub>LOCK</sub>          | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | _                                     | _   | _        | 1     | _   | _   | 1     | -   | _   | 1     | ms   |

 $<sup>^{(67)}</sup>$  TCCS specifications apply to I/O banks from the same side only.

<sup>(68)</sup> TX jitter is the jitter induced from core noise and I/O switching noise.



### LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications

### **Single Supply Devices LVDS Receiver Timing Specifications**

### Table 45. LVDS Receiver Timing Specifications for Intel MAX 10 Single Supply Devices

**LVDS** receivers are supported at all banks.

| Symbol             | Parameter                                 | Mode | -C7      | , <b>-17</b> |     | <b>A7</b> | -0  | C8       | Unit      |
|--------------------|-------------------------------------------|------|----------|--------------|-----|-----------|-----|----------|-----------|
|                    |                                           |      | Min      | Max          | Min | Max       | Min | Max      |           |
| f <sub>HSCLK</sub> | Input clock frequency (high-              | ×10  | 5        | 145          | 5   | 100       | 5   | 100      | MHz       |
|                    | speed I/O performance pin)                | ×8   | 5        | 145          | 5   | 100       | 5   | 100      | MHz       |
|                    |                                           | ×7   | 5        | 145          | 5   | 100       | 5   | 100      | MHz       |
|                    |                                           | ×4   | 5        | 145          | 5   | 100       | 5   | 100      | MHz       |
|                    |                                           | ×2   | 5        | 145          | 5   | 100       | 5   | 100      | MHz       |
|                    |                                           | ×1   | 5        | 290          | 5   | 200       | 5   | 200      | MHz       |
| HSIODR             | Data rate (high-speed I/O                 | ×10  | 100      | 290          | 100 | 200       | 100 | 200      | Mbps      |
|                    | performance pin)                          | ×8   | 80       | 290          | 80  | 200       | 80  | 200      | Mbps      |
|                    |                                           | ×7   | 70       | 290          | 70  | 200       | 70  | 200      | Mbps      |
|                    |                                           | ×4   | 40       | 290          | 40  | 200       | 40  | 200      | Mbps      |
|                    |                                           | ×2   | 20       | 290          | 20  | 200       | 20  | 200      | Mbps      |
|                    |                                           | ×1   | 10       | 290          | 10  | 200       | 10  | 200      | Mbps      |
| f <sub>HSCLK</sub> | Input clock frequency (low-               | ×10  | 5        | 100          | 5   | 100       | 5   | 100      | MHz       |
|                    | speed I/O performance pin)                | ×8   | 5        | 100          | 5   | 100       | 5   | 100      | MHz       |
|                    |                                           | ×7   | 5        | 100          | 5   | 100       | 5   | 100      | MHz       |
|                    |                                           | ×4   | 5        | 100          | 5   | 100       | 5   | 100      | MHz       |
|                    | ×2                                        | 5    | 100      | 5            | 100 | 5         | 100 | MHz      |           |
|                    |                                           | ×1   | 5        | 200          | 5   | 200       | 5   | 200      | MHz       |
| HSIODR             | Data rate (low-speed I/O performance pin) | ×10  | 100      | 200          | 100 | 200       | 100 | 200      | Mbps      |
|                    |                                           |      | <u>'</u> | <b>'</b>     | 1   | <b>'</b>  | ·   | <u> </u> | continued |



| Symbol                     | Parameter                                                                                                              | Mode | -C7, | , –17 | -/  | <b>A7</b> | -0  | C8    | Unit |
|----------------------------|------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----|-----------|-----|-------|------|
|                            |                                                                                                                        |      | Min  | Max   | Min | Max       | Min | Max   |      |
|                            |                                                                                                                        | ×8   | 80   | 200   | 80  | 200       | 80  | 200   | Mbps |
|                            |                                                                                                                        | ×7   | 70   | 200   | 70  | 200       | 70  | 200   | Mbps |
|                            |                                                                                                                        | ×4   | 40   | 200   | 40  | 200       | 40  | 200   | Mbps |
|                            |                                                                                                                        | ×2   | 20   | 200   | 20  | 200       | 20  | 200   | Mbps |
|                            |                                                                                                                        | ×1   | 10   | 200   | 10  | 200       | 10  | 200   | Mbps |
| SW                         | Sampling window (high-<br>speed I/O performance pin)                                                                   | _    | _    | 910   | _   | 910       | _   | 910   | ps   |
|                            | Sampling window (low-<br>speed I/O performance pin)                                                                    | _    | _    | 1,110 | _   | 1,110     | _   | 1,110 | ps   |
| t <sub>x Jitter</sub> (71) | Input jitter                                                                                                           | _    | _    | 1,000 | _   | 1,000     | _   | 1,000 | ps   |
| t <sub>LOCK</sub>          | Time required for the PLL to lock, after CONF_DONE signal goes high, indicating the completion of device configuration | -    | _    | 1     | _   | 1         | _   | 1     | ms   |

### **Dual Supply Devices LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications**

Table 46. LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for Intel MAX 10 Dual Supply Devices LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS receivers are supported at all banks.

| Symbol             | Parameter                    | Mode | -I6, -A6, | -C7, -I7 | -4  | \7  | -(  | Unit |          |
|--------------------|------------------------------|------|-----------|----------|-----|-----|-----|------|----------|
|                    |                              |      | Min       | Max      | Min | Max | Min | Max  |          |
| f <sub>HSCLK</sub> | Input clock frequency (high- | ×10  | 5         | 350      | 5   | 320 | 5   | 320  | MHz      |
|                    | speed I/O performance pin)   | ×8   | 5         | 360      | 5   | 320 | 5   | 320  | MHz      |
|                    |                              | ×7   | 5         | 350      | 5   | 320 | 5   | 320  | MHz      |
|                    |                              | ×4   | 5         | 360      | 5   | 320 | 5   | 320  | MHz      |
|                    |                              |      |           |          | •   |     |     |      | ontinued |

 $<sup>^{(71)}</sup>$  TX jitter is the jitter induced from core noise and I/O switching noise.



### **Memory Output Clock Jitter Specifications**

Intel MAX 10 devices support external memory interfaces up to 303 MHz. The external memory interfaces for Intel MAX 10 devices calibrate automatically.

The memory output clock jitter measurements are for 200 consecutive clock cycles.

The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a PHY clock network.

DDR3 and LPDDR2 SDRAM memory interfaces are only supported on the fast speed grade device.

#### Table 48. Memory Output Clock Jitter Specifications for Intel MAX 10 Devices

| Parameter                    | Symbol                | -6 Spee | d Grade | -7 Spee | Unit |    |
|------------------------------|-----------------------|---------|---------|---------|------|----|
|                              |                       | Min     | Max     | Min     | Max  |    |
| Clock period jitter          | t <sub>JIT(per)</sub> | -127    | 127     | -215    | 215  | ps |
| Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>  | _       | 242     | _       | 360  | ps |

#### **Related Information**

#### Literature: External Memory Interfaces

Provides more information about external memory system performance specifications, board design guidelines, timing analysis, simulation, and debugging information.

### **Configuration Specifications**

This section provides configuration specifications and timing for Intel MAX 10 devices.



### **Programmable IOE Delay for Column Pins**

#### Table 58. IOE Programmable Delay on Column Pins for Intel MAX 10 Devices

The incremental values for the settings are generally linear. For exact values of each setting, refer to the **Assignment Name** column in the latest version of the Intel Quartus Prime software.

The minimum and maximum offset timing numbers are in reference to setting '0' as available in the Intel Quartus Prime software.

| Parameter                                      | Paths Affected                | Number of | Minimum |        | Maximum Offset |       |       |             |       |       |    |  |  |
|------------------------------------------------|-------------------------------|-----------|---------|--------|----------------|-------|-------|-------------|-------|-------|----|--|--|
|                                                |                               | Settings  | Offset  | Fast C | Corner         |       |       | Slow Corner |       |       |    |  |  |
|                                                |                               |           |         | -17    | -C8            | -A6   | -C7   | -C8         | -17   | -A7   |    |  |  |
| Input delay from pin to internal cells         | Pad to I/O<br>dataout to core | 7         | 0       | 0.81   | 0.868          | 1.823 | 1.802 | 1.864       | 1.862 | 1.912 | ns |  |  |
| Input delay from pin to input register         | Pad to I/O input<br>register  | 8         | 0       | 0.914  | 0.981          | 2.06  | 2.032 | 2.101       | 2.102 | 2.161 | ns |  |  |
| Delay from<br>output register to<br>output pin | I/O output<br>register to pad | 2         | 0       | 0.435  | 0.466          | 0.971 | 0.97  | 1.013       | 1.001 | 1.028 | ns |  |  |



| Term                    | Definition                                                                                                                                                                                          |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OCM</sub>        | Output common mode voltage: The common mode of the differential signal at the transmitter.                                                                                                          |
| V <sub>OD</sub>         | Output differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. $V_{OD} = V_{OH} - V_{OL}$ . |
| V <sub>OH</sub>         | Voltage output high: The maximum positive voltage from an output which the device considers is accepted as the minimum positive high level.                                                         |
| V <sub>OL</sub>         | Voltage output low: The maximum positive voltage from an output which the device considers is accepted as the maximum positive low level.                                                           |
| V <sub>OS</sub>         | Output offset voltage: $V_{OS} = (V_{OH} + V_{OL}) / 2$ .                                                                                                                                           |
| V <sub>OX (AC)</sub>    | AC differential Output cross point voltage: The voltage at which the differential output signals must cross.                                                                                        |
| V <sub>REF</sub>        | Reference voltage for SSTL, HSTL, and HSUL I/O Standards.                                                                                                                                           |
| V <sub>REF(AC)</sub>    | AC input reference voltage for SSTL, HSTL, and HSUL I/O Standards. $V_{REF(AC)} = V_{REF(DC)} + \text{noise}$ . The peak-to-peak AC noise on $V_{REF}$ should not exceed 2% of $V_{REF(DC)}$ .      |
| V <sub>REF(DC)</sub>    | DC input reference voltage for SSTL, HSTL, and HSUL I/O Standards.                                                                                                                                  |
| V <sub>SWING (AC)</sub> | AC differential input voltage: AC Input differential voltage required for switching.                                                                                                                |
| V <sub>SWING (DC)</sub> | DC differential input voltage: DC Input differential voltage required for switching.                                                                                                                |
| Vπ                      | Termination voltage for SSTL, HSTL, and HSUL I/O Standards.                                                                                                                                         |
| V <sub>X (AC)</sub>     | AC differential Input cross point voltage: The voltage at which the differential input signals must cross.                                                                                          |

## **Document Revision History for the Intel MAX 10 FPGA Device Datasheet**

| Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.06.29          | <ul> <li>Removed links on instant-on feature.</li> <li>Added JTAG timing specifications term in <i>Glossary</i>.</li> <li>Renamed the following IP cores as per Intel rebranding:         <ul> <li>Renamed Altera Modular ADC IP core to Modular ADC core Intel FPGA IP core.</li> <li>Renamed Altera Modular Dual ADC IP core to Modular Dual ADC core Intel FPGA IP core.</li> </ul> </li> </ul> |

#### M10-DATASHEET | 2018.06.29



| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |            | Added -A6 speed grade in the following tables:  — Intel MAX 10 Device Grades and Speed Grades Supported  — Series OCT without Calibration Specifications for Intel MAX 10 Devices  — Clock Tree Specifications for Intel MAX 10 Devices  — Embedded Multiplier Specifications for Intel MAX 10 Devices  — Memory Block Performance Specifications for Intel MAX 10 Devices  — True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices  — True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices  — Emulated RSDS_E_1R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices  — True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices  — True LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices  — True LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices  — Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices  — LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications for Intel MAX 10 Dual Supply Devices  — IOE Programmable Delay on Row Pins for Intel MAX 10 Devices  — IOE Programmable Delay on Column Pins for Intel MAX 10 Devices  — Updated the maximum value for input clock cycle-to-cycle jitter (t <sub>INJITTER_CCJ</sub> ) with F <sub>INPFD</sub> < 100 MHz condition from 750 ps to ±750 ps in PLL Specifications for Intel MAX 10 Devices table.  • Updated the dual supply mode performance in Embedded Multiplier Specifications for Intel MAX 10 Devices table.  • Updated the dual supply mode performance in Embedded Multiplier Specifications for Intel MAX 10 Devices table.  • Updated specifications in UFM Performance Specifications for Intel MAX 10 Devices table.  • Updated specifications in UFM Performance Specifications for Intel MAX 10 Devices table.  • Updated Specifications in UFM Performance Specifications for Intel MAX 10 Devices table.  • Updated IOE programmable delay for r |
| June 2015 | 2015.06.12 | <ul> <li>Updated the maximum values in Internal Weak Pull-Up Resistor for Intel MAX 10 Devices table.</li> <li>Removed Internal Weak Pull-Up Resistor equation.</li> <li>Updated the note for input resistance and input capacitance parameters in the ADC Performance Specifications table for both single supply and dual supply devices. Note: Download the SPICE models for simulation.</li> <li>Added a note to AC Accuracy - THD, SNR, and SINAD parameters in the ADC Performance Specifications for Intel MAX 10 Dual Supply Devices table. Note: When using internal V<sub>REF</sub>, THD = 66 dB, SNR = 58 dB and SINAD = 57.5 dB for dedicated ADC input channels.</li> <li>Updated clock period jitter and cycle-to-cycle period jitter parameters in the Memory Output Clock Jitter Specifications for Intel MAX 10 Devices table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           |            | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |            | <ul> <li>Updated TCCS specifications in the following tables:         <ul> <li>True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>Emulated RSDS_E_1R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>True LVDS Transmitter Timing Specifications for Intel MAX 10 Single Supply Devices</li> <li>Emulated LVDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Single Supply Devices</li> <li>Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> </ul> </li> <li>Updated t<sub>x</sub> Jitter specifications in the following tables:         <ul> <li>True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>Emulated RSDS_E_1R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>True LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> <li>Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices</li> </ul> </li> <li>Emulated SW specifications in LVDS Receiver Timing Specifications for Intel MAX 10 Single Supply Devices table.</li> <li>Added a note to t<sub>x</sub> litter for all LVDS tables. Note: TX jitter is the jitter induced from core noise and I/O switching noise.</li></ul> |
| January 2015  | 2015.01.23 | <ul> <li>Removed a note to V<sub>CCA</sub> in Power Supplies Recommended Operating Conditions for Intel MAX 10 Dual Supply Devices table. This note is not valid: All V<sub>CCA</sub> pins must be connected together for EQFP package.</li> <li>Corrected the maximum value for t<sub>OUTJITTER_CCJ_IO</sub> (F<sub>OUT</sub> ≥ 100 MHz) from 60 ps to 650 ps in PLL Specifications for Intel MAX 10 Devices table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| December 2014 | 2014.12.15 | <ul> <li>Restructured Programming/Erasure Specifications for Intel MAX 10 Devices table to add temperature specifications that affect the data retention duration.</li> <li>Added statements in the I/O Pin Leakage Current section: Input channel leakage of ADC I/O pins due to hot socket is up to maximum of 1.8 mA. The input channel leakage occurs when the ADC IP core is enabled or disabled. This is applicable to all Intel MAX 10 devices with ADC IP core, which are 10M04, 10M08, 10M16, 10M25, 10M40, and 10M50 devices. The ADC I/O pins are in Bank 1A.</li> <li>Added a statement in the I/O Standards Specifications section: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



| Date           | Version    | Changes                                                                                                                                                                                                             |
|----------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |            | Updated SSTL-2 Class I and II I/O standard specifications for JEDEC compliance as follows:                                                                                                                          |
|                |            | $-$ VIL(AC) Max: Updated from $V_{REF}$ – 0.35 to $V_{REF}$ – 0.31                                                                                                                                                  |
|                |            | - VIH(AC) Min: Updated from V <sub>REF</sub> + 0.35 to V <sub>REF</sub> + 0.31                                                                                                                                      |
|                |            | Added a note to BLVDS in Differential I/O Standards Specifications for Intel MAX 10 Devices table: BLVDS TX is not supported in single supply devices.                                                              |
|                |            | Added a link to MAX 10 High-Speed LVDS I/O User Guide for the list of I/O standards supported in single supply and dual supply devices.                                                                             |
|                |            | Added a statement in PLL Specifications for Intel MAX 10 Single Supply Device table: For V36 package, the PLL specification is based on single supply devices.                                                      |
|                |            | Added Internal Oscillator Specifications from Intel MAX 10 Clocking and PLL User Guide.                                                                                                                             |
|                |            | Added UFM specifications for serial interface.                                                                                                                                                                      |
|                |            | Updated total harmonic distortion (THD) specifications as follows:                                                                                                                                                  |
|                |            | — Single supply devices: Updated from 65 dB to -65 dB                                                                                                                                                               |
|                |            | <ul> <li>— Dual supply devices: Updated from 70 dB to −70 dB (updated from 65 dB to −65 dB for dual function pin)</li> </ul>                                                                                        |
|                |            | Added condition for On-Chip Temperature Sensor—Absolute accuracy parameter in ADC Performance Specifications for Intel MAX 10 Dual Supply Devices table. The condition is: with 64 samples averaging.               |
|                |            | Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.                                                                                        |
|                |            | Updated HSIODR and f <sub>HSCLK</sub> specifications for x10 and x7 modes in True LVDS Transmitter Timing Specifications for Intel MAX 10 Dual Supply Devices.                                                      |
|                |            | • Added specifications for low-speed I/O performance pin sampling window in LVDS Receiver Timing Specifications for Intel MAX 10 Single Supply Devices table: Max = 900 ps for -C7, -I7, -A7, and -C8 speed grades. |
|                |            | <ul> <li>Added t<sub>RU_nCONFIG</sub> and t<sub>RU_nRSTIMER</sub> specifications for different devices in Remote System Upgrade Circuitry Timing<br/>Specifications for Intel MAX 10 Devices table.</li> </ul>      |
|                |            | Removed the word "internal oscillator" in User Watchdog Timer Specifications for Intel MAX 10 Devices table to avoid confusion.                                                                                     |
|                |            | Added IOE programmable delay specifications.                                                                                                                                                                        |
| September 2014 | 2014.09.22 | Initial release.                                                                                                                                                                                                    |