Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 68000 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 20MHz | | Co-Processors/DSP | - | | RAM Controllers | - | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 5.0V | | Operating Temperature | -40°C ~ 85°C (TC) | | Security Features | - | | Package / Case | 114-BCPGA | | Supplier Device Package | 114-CPGA (34.54x34.54) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/ts68020vr20 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Introduction The TS68020 is a high-performance 32-bit microprocessor. It is the first microprocessor to have evolved from a 16-bit machine to a full 32-bit machine that provides 32-bit address and data buses as well as 32-bit internal structures. Many techniques were utilized to improve performance and at the same time maintain compatibility with other processors of the TS68000 Family. Among the improvements are new addressing modes which better support high-level language structures, an expanded instruction set which provides 32-bit operations for the limited cases not supported by the TS68000 and several new instructions which support new data types. For special-purpose applications when a general-purpose processor alone is not adequate, a co-processor interface is provided. The TS68020 is a high-performance microprocessor implemented in HCMOS, low power, small geometry process. This process allows CMOS and HMOS (high density NMOS) gates to be combined on the same device. CMOS structures are used where speed and low power is required, and HMOS structures are used where minimum silicon area is desired. This technology enables the TS68020 to be very fast while consuming less power (less than 1.5 watts) and still have a reasonably small die size. It utilizes about 190.000 transistors, 103.000 of which are actually implemented. The package is a pin-grid array (PGA) with 114 pins, arranged 13 pins on a side with a depopulated center and 132 pins ceramic quad flat pack. Figure 1 is a block diagram of the TS68020. The processor can be divided into two main sections: the bus controller and the micromachine. This division reflects the autonomy with which the sections operate. Figure 1. TS68020 Block Diagram The bus controller consists of the address and data pads and multiplexers required to support dynamic bus sizing, a macro bus controller which schedules the bus cycles on the basis of priority with two state machines (one to control the bus cycles for operated accesses and the other to control the bus cycles for instruction accesses), and the instruction cache with its associated control. The micromachine consists of an execution unit, nanorom and microrom storage, an instruction decoder, an instruction pipe, and associated control sections. The execution unit consists of an address section, an operand address section, and a data section. Microcode control is provided by a modified two-level store of microrom and nanorom. Programmed logical arrays (PLAs) are used to provide instruction decode and sequencing information. The instruction pipe and other individual control sections provide the secondary decode of instructions and generated the actual control signals that result in the decoding and interpretation of nanorom and microrom information. Figure 2. PGA Terminal Designation Figure 3. CQFP Terminal Designation #### **Electrical Characteristics** Table 2. Absolute Maximum Ratings | Symbol | Parameter | Test Conditions | Min | Max | Unit | |-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|------|------| | V <sub>CC</sub> | Supply Voltage | | -0.3 | +7.0 | V | | VI | Input Voltage | | -0.5 | +7.0 | V | | P <sub>dmax</sub> Max Power Dissipation | Mary Paragraphic at the second | T <sub>case</sub> = -55°C | | 2.0 | W | | | Max Power Dissipation | T <sub>case</sub> = +125°C | | 1.9 | W | | <b>T</b> | On anti- | M Suffix | -55 | +125 | °C | | I <sub>case</sub> Or | Operating Temperature | V Suffix | -40 | +85 | °C | | T <sub>stg</sub> | Storage Temperature | | -55 | +150 | °C | | T <sub>leads</sub> | Lead Temperature | Max 5 Sec. Soldering | | +270 | °C | Table 3. Recommended Condition of Use Unless otherwise stated, all voltages are referenced to the reference terminal (see Table 1). | Symbol | Parameter | | Min | Max | Unit | |---------------------|---------------------------------------|----------|------|-------|------| | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5.5 | V | | V <sub>IL</sub> | Low Level Input Voltage | | -0.3 | 0.5 | V | | V <sub>IH</sub> | High Level Input Voltage | | 2.4 | 5.25 | V | | T <sub>case</sub> | Operating Temperature | | -55 | +125 | °C | | R <sub>L</sub> | Value of Output Load Resistance | | (1) | | Ω | | C <sub>L</sub> | Output Loading Capacitance | | | (1) | pF | | | | 68020-16 | | 5 | | | $t_r(c)-t_f(c)$ | Clock Rise Time (See Figure 5) | 68020-20 | | 5 | ns | | | | 68020-25 | | 4 | | | | | 68020-16 | 8 | 16.67 | | | f <sub>c</sub> | Clock Frequency (See Figure 5) | 68020-20 | 12.5 | 20 | MHz | | | | 68020-25 | 12.5 | 25 | | | | | 68020-16 | 60 | 125 | | | $t_{cyc}$ | Cycle Time (see Figure 5) | 68020-20 | 50 | 80 | ns | | | | 68020-25 | 40 | 80 | | | | | 68020-16 | 24 | 95 | | | t <sub>W</sub> (CL) | Clock Pulse Width Low (See Figure 5) | 68020-20 | 20 | 54 | ns | | | | 68020-25 | 19 | 61 | | | | | 68020-16 | 24 | 95 | | | t <sub>W</sub> (CH) | Clock Pulse Width High (See Figure 5) | 68020-20 | 20 | 50 | ns | | | | 68020-25 | 19 | 61 | | Note: 1. Load network number 1 to 4 as specified (Table 7) gives the maximum loading of the relevant output. The total thermal resistance of a package $(\theta_{JA})$ can be separated into two components, $\theta_{JC}$ and $\theta_{CA}$ , representing the barrier to heat flow from the semiconductor junction to the package (case), surface $(\theta_{JC})$ and from the case to the outside ambient $(\theta_{CA})$ . These terms are related by the equation: $$\theta_{\mathsf{JA}} = \theta_{\mathsf{JC}} = \theta_{\mathsf{CA}} \tag{4}$$ $\theta_{JC}$ is device related and cannot be influenced by the user. However, $\theta_{CA}$ is user dependent and can be minimized by such thermal management techniques as heat sinks, ambient air cooling and thermal convection. Thus, good thermal management on the part of the user can significantly reduce $\theta_{CA}$ so that $\theta_{JA}$ approximately equals $\theta_{JC}$ . Substitution of $\theta_{JC}$ for $\theta_{JA}$ in equation (1) will result in a lower semiconductor junction temperature. #### Mechanical and Environment The microcircuits shall meet all mechanical environmental requirements of MIL-STD-883 for class B devices. #### Marking The document where are defined the marking are identified in the related reference documents. Each microcircuit are legible and permanently marked with the following information as minimum: - ATMEL Logo - Manufacturer's Part Number - · Class B Identification - Date-code of Inspection Lot - ESD Identifier if Available - Country of Manufacturing # **Quality Conformance Inspection** #### DESC/MIL-STD-883 Is in accordance with MIL-M-38510 and method 5005 of MIL-STD-883. Group A and B inspections are performed on each production lot. Group C and D inspections are performed on a periodical basis. ## Electrical Characteristics #### **General Requirements** All static and dynamic electrical characteristics specified and the relevant measurement conditions are given below. (last issue on request to our marketing services). Table 5: Static electrical characteristics for all electrical variants. Table 6: Dynamic electrical characteristics for 68020-16 (16.67 MHz), 68020-20 (20 MHz) and 68020-25 (25 MHz). For static characteristics, test methods refer to "Test Conditions Specific to the Device" on page 14 hereafter of this specification (Table 7). For dynamic characteristics (Table 6), test methods refer to IEC 748-2 method, where existing. Indication of "min." or "max." in the column "test temperature" means minimum or maximum operating temperature. **Table 5.** Static Characteristics. $V_{CC} = 5.0V_{DC} \pm 10\%$ ; GND = $0V_{DC}$ ; $T_c = -55/+125^{\circ}C$ or $-40/+85^{\circ}C$ (Figure 4 to Figure 8) | Symbol | Parameter | Condition | Min | Max | Units | |------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|-----------------|-------| | I <sub>CC</sub> | Maximum Supply Current | $V_{CC} = 5.5V$<br>$T_{case}$ -55°C to +25°C | | 333 | mA | | I <sub>CC</sub> | Maximum Supply Current | $V_{CC} = 5.5V$ $T_{case} = 125^{\circ}C$ | | 207 | mA | | V <sub>IH</sub> | High Level Input Voltage | $V_O = 0.5V \text{ or } 2.5$<br>$V_{CC} = 4.5V \text{ to } 5.5V$ | 2.0 | V <sub>CC</sub> | V | | V <sub>IL</sub> | Low Level Input Voltage | $V_{O} = 0.5V \text{ or } 2.4V$<br>$V_{CC} = 4.5V \text{ to } 5.5V$ | -0.5 | 0.8 | V | | V <sub>OH</sub> | High Level Output Voltage All Outputs | Ι <sub>ΟΗ</sub> = 400 μΑ | 2.4 | | V | | V <sub>OL</sub> | Low Level Output Voltage Outputs A0-A31, FC0-FC2, D0-D31, SIZ0-SIZ1, BG | $I_{OL}$ = 3.2 mA<br>Load Circuit as Figure 8<br>R = 1.22 kΩ | | 0.5 | V | | V <sub>OL</sub> | Low Level Output Voltage Outputs AS, DS, RMC, R/W, DBEN, IPEND | $I_{OL} = 5.3 \text{ mA}$<br>Load Circuit as Figure 8<br>R = 740 $\Omega$ | | 0.5 | V | | V <sub>OL</sub> | Low Level Output Voltage Outputs ECS, OCS | $I_{OL}$ = 2.0 mA<br>Load Circuit as Figure 8<br>R = 2 kΩ | | 0.5 | V | | V <sub>OL</sub> | Low Level Output Voltage Outputs HALT, RESET | I <sub>OL</sub> = 10.7 mA<br>Load Circuit as Figure 6<br>and Figure 7 | | 0.5 | V | | I <sub>IN</sub> | Input Leakage Current (High and Low State) | -0.5V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> (Max) | | 2.5 | μA | | I <sub>OHZ</sub> | High level leakage current at three-state outputs Outputs A0-A31, AS, DBEN, DS, D0-D31, R/W, FC0-FC2, RMC, SIZ0-SIZ1 | V <sub>OH</sub> = 2.4V | | 2.5 | μА | | I <sub>OLZ</sub> | Low Level Leakage Current at Three-state Outputs Outputs A0-A31, AS, DBEN, DS, D0-D31 R/W, FC0-FC2, RMC, SIZ0-SIZ1 | V <sub>OL</sub> = 0.5V | | 2.5 | μА | | I <sub>os</sub> | Output Short-circuit Current<br>(Any Output) | $V_{CC} = 5.5V$ $V_{O} = 0V$ (Pulsed. Duration 1 ms Duty Cycle 10:1) | | 200 | mA | Table 6. Dynamic Electrical Characteristics (Continued) | | | Interval | 6802 | 20-16 | 6802 | 0-20 | 6802 | 20-25 | | | |--------------------|----------------------------------------------|----------|------|-------|------|------|------|-------|------|----------| | Symbol | Parameter | Number | Min | Max | Min | Max | Min | Max | Unit | Notes | | f | Frequency of Operation | | 8.0 | 16.67 | 12.5 | 20.0 | 12.5 | 25 | MHz | | | t <sub>RADC</sub> | R/W Asserted to Data Bus Impedance<br>Change | 55 | 30 | | 25 | | 20 | | | (11) | | t <sub>HRPW</sub> | RESET Pulse Width (Reset Instruction) | 56 | 512 | | 512 | | 512 | | Clks | (11) | | t <sub>BNHN</sub> | BERR Negated to HALT Negated (Rerun) | 57 | 0 | | 0 | | 0 | | ns | (11) | | t <sub>GANBD</sub> | BGACK Negated to Bus Driven | 58 | 1 | | 1 | | 1 | | Clks | (10)(11) | | t <sub>GNBD</sub> | BG Negated to Bus Driven | 59 | 1 | | 1 | | 1 | | Clks | (10)(11) | Notes: 1. This number can be reduced to 5 nanoseconds if the strobes have equal loads. - 2. If the asynchronous setup time (= 47) requirements are satisfied, the DSACKx low to data setup time (= 31) and \overline{DSACKx} low to \overline{BERR} low setup time (= 48) can be ignored. The data must only satisfy the data in to clock low setup time (= 27) for the following clock cycle, \overline{BERR} must only satisfy the late \overline{BERR} low to clock setup time (= 27) for the following clock cycle. - 3. This parameter specifies the maximum allowable skew between DSACK0 to DSACK1 asserted or DSACK1 to DSACK0 asserted pattern = 47 must be met by DSACK0 and DSACK1. - 4. In the absence of DSACKx, BERR is an asynchronous input using the asynchronous input setup time (= 47). - 5. DBEN may stay asserted on consecutive write cycles. - 6. Actual value depends on the clock input waveform. - 7. This pattern indicates the minimum high time for ECS and OCS in the event of an internal cache hit followed immediately by a cache miss or operand cycle. - 8. This specification guarantees operations with the 68881 co-processor, and defines a minimum time for DS negated to AS asserted (= 13A). Without this parameter, incorrect interpretation of = 9A and = 15 would indicate that the 68020 does not meet 68881 requirements. - 9. This pattern allows the systems designer to guarantee data hold times on the output side of data buffers that have output enable signals generated with DBEN. - 10. Guarantees that an alternate bus master has stopped driving the bus when the 68020 regains control of the bus after an arbitration sequence. - 11. Cannot be tested. Provided for system design purposes only. - 12. T<sub>case</sub> = -55°C and +130°C in a Power off condition under Thermal soak for 4 minutes or until thermal equilibrium. Electrical parameters are tested "instant on" 100 m sec. after power is applied. - 13. All outputs unload except for load capacitance. Clock = fmax, LOW: HALT, RESET HIGH: DSACKO, DSACK1, CDIS, IPLO-IPL2, DBEN, AVEC, BERR. #### **Time Definitions** The times specified in Table 6 as dynamic characteristics are defined in Figure 9 below, by a reference number given the column "interval $N^{\circ}$ " of the tables together with the relevant figure number. Figure 9. Read Cycle Timing Diagram Note: Timing measurements are referenced to and from a low voltage of 0.8V and a high voltage of 2.0V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall will be linear between 0.8V and 2.0V. Figure 10. Write Cycle Timing Diagram (Continued) Note: Timing measurements are referenced to and from a low voltage of 0.8V and a high voltage of 2.0V, unless otherwise noted. The voltage swing thorough this range should start outside and pass through the range such that the rise or fall will be linear between 0.8V and 2.0V. Figure 11. Bus Arbitration Timing Diagram Note: Timing measurements are referenced to and from a low voltage of 0.8V and a high voltage of 2.0V, unless otherwise noted. The voltage swing thorough this range should start outside and pass through the range such that the rise or fall will be linear between 0.8V and 2.0V. Figure 16. DS, AS, IPEND, and BG Capacitance Derating Curve Figure 17. DBEN Capacitance Derating Curve Figure 18. Data Capacitance Derating Curve # Functional Description #### **Description of Registers** As shown in the programming models (Figure 19 and Figure 20) the TS68020 has sixteen 32-bit general-purpose registers, a 32-bit program counter, two 32-bit supervisor stack pointers, a 16-bit status register, a 32-bit vector base register, two 3-bit alternate function code registers, and two 32-bit cache handling (address and control) registers. Registers D0-D7 are used as data registers for bit and bit field (1- to 32-bit), byte (8-bit), long word (32-bit), and quad word (64-bit) operations. Registers A0-A6 and the user, interrupt, and master stack pointers are address registers that may be used as software stack pointers or base address registers. In addition, the address registers may be used for word and long word operations. All of the 16 (D0-D7, A0-A7) registers may be used as index registers. The status register (Figure 21) contains the interrupt priority mask (three bits) as well as the condition codes: extend (X), negated (N), zero (Z), overflow (V), and carry (C). Additional control bits indicate that the processor is in the trace mode (T1 or T0), supervisor/user state (S), and master/interrupt state (M). All microprocessors of the TS68000 Family support instruction tracing (via the T0 status bit in the TS68020) where each instruction executed is followed by a trap to a user-defined trace routine. The TS68020 adds the capability to trace only the change of flow instructions (branch, jump, subroutine call and return, etc.) using the T1 status bit. These features are important for software program development and debug. The vector base register is used to determine the runtime location of the exception vector table in memory, hence it supports multiple vector tables so each process or task can properly manage exceptions independent of each other. Figure 20. Supervisor Programming Model Supplement Figure 21. Status Register ## Data Types and Addressing Modes Seven basic types are supported. These data types are: - Bits - Bits Flieds (String of consecutive bits, 1-32 bits long) - BCD Digits (Packed: 2 digits/byte, Unpacked: 1 digit/byte) - Byte Integers (8-bit) - Word Integers (16-bit) - Long Word Integers (32-bit) - Quad Word Integers (64-bit) In addition, operations on other data types, such as memory addresses, status word data, etc...., are provided in the instruction set. The co-processor mechanism allows direct support of floating-point data type with the TS68881 and TS68882 floating-point co-processors, as well as specialized user-defined data types and functions. The 18 addressing modes, shown in Table 8, include nine basic types: - Register Direct - Register Indirect - · Register Indirect with Index - · Memory Indirect - Program Counter Indirect with Displacement - Program Counter Indirect with Index - Program Counter Memory Indirect - Absolute - Immediate The register indirect addressing modes support postincrement, predecrement, offset, and indexing. Programmers find these capabilities particularly useful for handling advanced data structures common to sophisticated applications and high level languages. The program counter relative mode also has index and offset capabilities; programmers find that this addressing mode is required to support position-independent software. In addition to these addressing modes, the TS68020 provides data operand sizing and scaling; these features provide performance enhancements to the programmer. Table 8. TS68020 Addressing Modes | Addressing Modes | Syntax | | |-----------------------------------------------------------|---------------------------|--| | Register Direct | | | | Data Register Direct | Dn | | | Address Register Direct | An | | | Register Indirect | | | | Address Register Indirect | (An) | | | Address Register Indirect with Post Increment | (An) + | | | Address Register Indirect with Predecrement | - (An) | | | Address Register Indirect with Displacement | (d <sub>16</sub> An) | | | Register Indirect with Index | | | | Address Register Indirect with Index (8-bit Displacement) | (d <sub>8</sub> , An, Xn) | | | Address Register Indirect with Index (Base Displacement) | (bd, An, Xn) | | | Memory Indirect | | | | Memory Indirect Post-Indexed | ([bd, An], Xn, od) | | | Memory Indirect Pre-Indexed | ([bd, An, Xn], od) | | | Program Counter Indirect with Displacement | (d <sub>16</sub> , PC) | | | Program Counter Indirect with Index | | | | PC Indirect with Index (8-bit Displacement) | (d <sub>8</sub> , PC, Xn) | | | PC Indirect with Index (Base Displacement) | (bd, PC, Xn) | | | Program Counter Memory Indirect | | | | PC Memory Indirect Post-Indexed | ([bd, PC], Xn, od) | | | PC Memory Indirect Pre-Indexed | ([bd, PC, Xn]), od) | | Table 8. TS68020 Addressing Modes (Continued) | Addressing Modes | Syntax | |------------------|--------| | Absolute | | | Absolute Short | xxx.W | | Absolute Long | xxx.L | | Immediate | =data | Notes: - 1. Dn = Data Register, D0-D7. - 2. An = Address Register, A0-A7. - 3. d<sub>8</sub>, d<sub>16</sub> = A twos-complement, or sign—extended displacement; added as part of the effective calculation; size is 8 (d<sub>8</sub>) or 16 (d<sub>16</sub>) bits; when omitted assemblers use a value of zero. - 4. Xn = Address or data register used as an index register; form is Xn, SIZE\*SCALE, where SIZE is.W or.L (indicates index register size) and SCALE is 1, 2, 4, or 8 (index register is multiplied by SCALE); use of SIZE and/or SCALE is optional. - 5. bd = A two-complement base displacement; when present, size can be 16- or 32-bit. - 6. od = Outer displacement, added as part of effective address calculation after any memory indirection; use is optional with a size of 16- or 32-bit. - 7. PC = Program Counter. - 8. (data) = Immediate value of 8, 16 or 32 bits. - 9. () = Effective Address. - 10. [] = Use as indirect address to long word address. Table 9. Instruction Set (Continued) | Mnemonic | Description | |-------------|-------------------------------------------------| | CALLM | | | CAS | Call Module | | CAS2 | Compare and Swap Operands | | СНК | Compare and Swap Dual Operands | | CHK2 | Check Register Against Bound | | | Check Register Against Upper and Lower Bounds | | CLR | Clear | | CMP | Compare | | СМРА | Compare Address | | CMPI | Compare Immediate | | СМРМ | Compare Memory to Memory | | CMP2 | Compare Register Against Upper and Lower Bounds | | DBcc | Test Condition, Decrement and Branch | | 50.40 50.40 | Signed Divide | | DIVS, DIVSL | Unsigned Divide | | DIVU, DIVUL | - | | EOR | Logical Exclusive OR | | EORI | Logical Exclusive OR Immediate | | EXG | Exchange Registers | | EXT, EXTB | Sign Extend | | ILLEGAL | Take Illegal Instruction Tape | | JMP | Jump | | JSR | Jump to Subroutine | | LEA | Load Effective Address | | LINK | Link and Allocate | | LSL, LSR | Logical Shift Left and Right | | MOVE | Move | | MOVEA | Move Address | | MOVE CCR | Move Condition Code Register | | MOVE SR | Move Status Register | | MOVE USP | Move User Stack Pointer | | MOVEC | Move Control Register | | MOVEM | Move Multiple Registers | | MOVEP | Move Peripheral | | MOVEQ | Move Quick | | MOVES | Move Alternate Address Space | | MULS | Signed Multiply | | MULU | Unsigned Multiply | | NBCD | Negate Decimal with Extend | | NEG | Negate | | NEGX | Negate with Extend | | NOP | No Operation | | NOT | Logical Complement | Table 9. Instruction Set (Continued) | Mnemonic | Description | |---------------------------|---------------------------------------------------| | OR | Logical Inclusive OR | | ORI | Logical Inclusive OR Immediate | | PACK | Pack BCD | | PEA | Push Effective Address | | RESET | Reset External Devices | | ROL, ROR | Rotate Left and Right | | ROXL, ROXR | Rotate with Extend Left and Right | | RTD | Return and Deallocate | | RTE | Return and Exception | | RTM | Return from Module | | RTR | Return and Restore Codes | | RTS | Return from Subroutine | | SBCD | Subtract Decimal with Extend | | Scc | Set Conditionally | | STOP | Stop | | SUB | Subtract | | SUBA | Subtract Address | | SUBI | Subtract Immediate | | SUBQ | Subtract Quick | | SUBX | Subtract with Extend | | SWAP | Swap Register Words | | TAS | Test Operand and Set | | TRAP | Trap | | TRAPcc | Trap Conditionally | | TRAPV | Trap on Overflow | | TST | Test Operand | | UNLK | Unlink | | UNPK | Unpack BCD | | Co-processor Instructions | | | cpBCC | | | cpDBcc | Branch Conditionally | | | Test Co-processor Condition, Decrement and Branch | | cpGEN | Co-processor General Instruction | | cpRESTORE | Restore Internal State of Co-processor | | | Save Internal State of Co-processor | | cpSAVE | Set Conditionally | | cpScc | Trap Conditionally | | cpTRAPcc | | #### **Bit Field Operation** The TS68020 supports variable length bit field operations up to 32-bit. A bit field may start in any bit position and span any address boundary for the full length of the bit field, up to the 32-bit maximum. The bit field insert (BFINS) inserts a value into a field. Bit field extract unsigned (BFEXTU) and bit field extract signed (BFEXTS) extract an unsigned or signed value from the field. BFFFO finds the first bit in a bit field that is set. To complement the TS68000 bit manipulation instruction, there are bit field change, clear, set and test instructions (BFCHG, BFCLR, BFSET, BFTST). Using the on-chip barrel shifter, the bit and bit field instructions are very fast and particularly useful in applications using packed bits and bit fields, such as graphics and communications. ### Binary Coded Decimal (BCD) Support The TS68000 Family supports BCD operations including add, subtract, and negation. The TS68020 adds the PACK and UNPACK operations for BCD conversions to and from binary form as well as other conversions, e.g., ASCII and EBCDIC. The PACK instruction reduces two bytes of data into a single byte while UNPACK reverses the operation. #### **Bounds Checking** Previous 68000 Family members offer variable bounds checking only on the upper limit of the bound. The underlying assumption is that the lower bound is zero. This is expanded on the TS68020 by providing two new instructions, CHK2 and CMP2. These instructions allow checking and comparing of both the upper and lower bounds. These instructions may be either signed or unsigned. The CMP2 instructions sets the condition codes upon completion while the CHK2 instruction, in addition to setting the condition codes, will take a system trap if either boundary condition is exceeded. #### **System Traps** Three additions have been made to the system trap capabilities of the TS68020. The current TRAPV (trap on overflow) instruction has been expanded to a TRAPcc format where any condition code is allowed to be the trapping condition. And, the TRAPcc instruction is expanded to optionally provide one or two additional words following the trap instruction so user-specified information may be presented to the trap handler. These additional words can be used when needed to provide simple error codes or debug information for interactive runtime debugging or post-mortem program dumps. Compilers may provide direction to run-time execution routines towards handling of specific conditions. The breakpoint instruction, BKPT, is used to support the program breakpoint function for debug monitors and real-time in-circuit or hardware emulators, and the operation will be dependent on the actual system implementation. Execution of this instruction causes the TS68020 to run a breakpoint acknowledge bus cycle, with a 3-bit breakpoint identifier placed on address lines A2, A3, and A4. This 3-bit identifier permits up to eight breakpoints to be easily differentiated. The normal response to the TS68020 is an operation word (typically an instruction, originally replaced by the debugger with the breakpoint instruction) placed on the data lines by external debugger hardware and the breakpoint acknowledge cycle properly terminated. The TS68020 then executes this operation word in place of the breakpoint instruction. The debugger hardware can count the number of executions of each breakpoint and halt execution after a pre-determined number of cycles. #### **Multi-processing** To further support multi-processing with the TS68020, a compare and swap instruction, CAS, has been added. This instruction makes use of the read-modify-write cycle to compare two operands and swap a third operand pending the results of the compare. A variant of this instruction, CAS2, performs similarly comparing dual operand pairs, and updating two operands. These multi-processing operations are useful when using common memory to share or pass data between multiple processing elements. The read-modify-write cycle is an indivisible operand that allows reading and updating a "lock" operand used to control access to the common memory elements. The CAS2 instruction is more powerful since dual operands allow the "lock" to the checked and two values (i.e., both pointers in a doubly-linked list) to be updated according to the lock's status, all in a single operation. #### **Module Support** The TS68020 includes support for modules with the call module (CALLM) and return from module (RTM) instructions. The CALLM instruction references a module descriptor. This descriptor contains control information for entry into the associated module. The CALLM instruction creates a module stack frame and stores the module state in that frame. The RTM instruction recovers the previous module state from the stack frame and returns to the calling module. The module interface also provides a mechanism for finer resolution of access control by external hardware. Although the TS68020 does not interrupt the access control information, it does communicate with external hardware when the access control is to be changed, and relies on the external hardware to verify that the changes are legal. CALLM and RTM, when used as subroutine calls and returns with proper descriptor formats, cause the TS68020 to perform the necessary actions to verify legitimate access to modules. ## Virtual Memory/Machine Concepts The full addressing range of the TS68020 is 4-Gbyte (4, 294, 967, 296). However, most TS68020 systems implement a smaller physical memory. Nonetheless, by using virtual memory techniques, the system can be made to appear to have a full 4-Gbyte of physical memory available to each user program. These techniques have been used for many years in large mainframe computers and minicomputers. With the TS68020 (as with the TS68010 and TS68012), virtual memory can be fully supported in microprocessor-based systems. In a virtual memory system, a user program can be written as though it has a large amount of memory available to it when actually only a smaller amount of memory is physically present in the system. In a similar fashion, a system provides user programs access to other devices that are not physically present in the system, such as tape drives, disk drives, printers, or terminals. With proper software emulation, a physical system can be made to appear to a user program as any other 68000 computer system and the program may be given full access to all of the resources of that emulated system. Such an emulator system is called a virtual machine. #### **Virtual Memory** The basic mechanism for supporting virtual memory is to provides a limited amount of high-speed physical memory that can be accessed directly by the processor while maintaining of a much larger "virtual" memory on secondary storage devices such as large capacity disk drives. When the processor attempts to access a location in the virtual memory map that is not resident in the physical memory (referred to as a page fault), the access to that location is temporarily suspended while the necessary data is fetched from secondary storage and placed in physical memory; the suspended access is then either restarted or continued. When the main processor encounters the next co-processor instruction, the main processor queries the co-processor until the co-processor is ready; meanwhile, the main processor can go on to service interrupts and do a context switch to execute other tasks, for example. Each co-processor instruction type has specific requirements based on this simplified protocol. The co-processor interface may use as many extension words as requires to implement a co-processor instruction. #### Primitives/Response The response register is the means by which the co-processor communicates service requests to the main processor. The content of the co-processor response register is a primitive instruction to the main processor which is read during co-processor communication by the main processor. The main processor "executes" this primitive, thereby providing the services requires by the co-processor. Table 11 summarizes the co-processor primitives that the TS68020 accepts. #### **Exceptions** #### Kinds of Exceptions Exception can be generated by either internal or external causes. The externally generated exceptions are the interrupts, the bus error, and reset requests. The interrupts are requests from peripheral devices for processor action while the bus error and reset pins are used for access control and processor restart. The internally generated exceptions come from instructions, address errors, tracing, or breakpoints. The TRAP, TRAPcc, TRAPV, cpTRAPcc, CHK, CHK2, and DIV instructions can all generate exceptions as part of their execution. Tracing behaves like a very high priority, internally generated interrupt whenever it is processed. The other internally generated exceptions are caused by illegal instructions, instruction fetches from odd addresses, and privilege violations. ### Exception Processing Sequence Exception processing occurs in four steps. During the first step, an internal copy is made of the status register. After the copy is made, the special processor state bits in the status register are changed. The S bit is set, putting the processor into supervisor privilege state. Also, the T1 and T0 bits are negated, allowing the exception handler to execute unhindered by tracing. For the reset and interrupt exceptions, the interrupt priority mask is also updated. In the second step, the vector number of the exception is determined. For interrupts, the vector number is obtained by a processor read that is classified as an interrupt acknowledge cycle. For co-processor detected exceptions, the victor number is included in the co-processor exception primitive response. For all other exceptions, internal logic provides the vector number. This vector number is then used to generate the address of the exception vector. The third step is to save the current processor status. The exception stack frame is created and filled on the supervisor stack. In order to minimize the amount of machine state that is saved, various stack frame sizes are used to contain the processor state depending on the type of exception and where it occurred during instruction execution. If the exception is an interrupt and the M bit is on, the M bit is forced off, and a short four word exception stack frame is saved on the master stack which indicates that the exception is saved on the interrupt stack. If the exception is a reset, the M bit is simply forced off, and the reset vector is accessed. ## Package Mechanical Data Figure 23. 114-lead - Ceramic Pin Grid Array Figure 24. 132 Pins - Ceramic Quad Flat Pack