

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Details                    |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Active                                                    |
| Core Processor             | Coldfire V1                                               |
| Core Size                  | 32-Bit Single-Core                                        |
| Speed                      | 50MHz                                                     |
| Connectivity               | CANbus, I <sup>2</sup> C, SCI, SPI, USB OTG               |
| Peripherals                | LVD, PWM, WDT                                             |
| Number of I/O              | 66                                                        |
| Program Memory Size        | 32KB (32K x 8)                                            |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 16K x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                               |
| Data Converters            | A/D 12x12b                                                |
| Oscillator Type            | External                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 80-LQFP                                                   |
| Supplier Device Package    | 80-LQFP (14x14)                                           |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcf51jm32vlk |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### MCF51JM128 Family Configurations

<sup>2</sup> Up to 16 pins on Ports A, H, and J are shared with the ColdFire Rapid GPIO module.

# 1.2 Block Diagram

Figure 1 shows the connections between the MCF51JM128 series pins and modules.







### MCF51JM128 Family Configurations

## 1.3.1 Feature List

- 32-bit Version 1 ColdFire Central Processor Unit (CPU)
  - Up to 50.33 MHz at 2.7 V 5.5 V
  - Performance (Dhrystone 2.1):
    - 0.94 Dhrystone 2.1 MIPS per MHz when running from internal RAM
    - 0.76 Dhrystone 2.1 MIPS per MHz when running from flash
  - Implements Instruction Set Revision C (ISA\_C)
  - Supports up to 30 peripheral interrupt requests and seven software interrupts
- On-chip memory
  - Up to 128 KB Flash memory with read/program/erase over full operating voltage and temperature range
  - Up to 16 KB static random access memory (RAM)
  - Security circuitry to prevent unauthorized access to RAM and flash contents
- Power-saving modes
  - Two low-power stop plus wait modes
  - Peripheral clock enable register can disable clocks to unused modules, thereby reducing currents; this behavior allows clocks to remain enabled to specific perhipherals in Stop3 mode
  - Very lower power real-time counter for use in run, wait, and stop modes with internal and external clock sources
- Four Clock Source Options
  - Oscillator (XOSC) Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz
  - FLL/PLL controlled by internal or external reference
  - Trimmable internal reference allows 0.2% resolution and 2% deviation
- System protection features
  - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
  - Low-voltage detection with reset or interrupt; selectable trip points
  - Illegal opcode and illegal address detection with programmable reset or exception response
  - Flash block protection
- Debug support
  - Single-wire Background debug interface
  - 4 Program Counters plus two address (optional data) breakpoint registers with programmable 1- or 2-level trigger response
  - 64-entry processor status and debug data trace buffer with programmable start/stop conditions
- Universal Serial Bus (USB) On-The-Go dual-role controller
  - Full-speed USB device controller
    - Fully compliant with USB specification 1.1 and 2.0
    - 16 bidirectional endpoints, with double buffering to provide the maximum throughput
    - Supports control, bulk, interrupt, and isochronous endpoints
    - Supports bus-powered capability with low-power consumption
  - Full-speed / low-speed host controller
    - Host mode allows control, bulk, interrupt, and isochronous transfers
  - OTG protocol logic
  - On-chip USB transceiver
  - On-chip 3.3 V USB regulator and pull-up resistors save system cost

Figure 3 shows the pinout of the 64-pin LQFP and QFP.



Figure 3. 64-pin QFP and LQFP



# 2 **Preliminary Electrical Characteristics**

This section contains electrical specification tables and reference timing diagrams for the MCF51JM128 microcontroller, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications.

The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. These specifications will, however, be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed.

### NOTE

The parameters specified in this data sheet supersede any values found in the module specifications.

# 2.1 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

| Table 5. | . Parameter Classifications |  |
|----------|-----------------------------|--|
|          |                             |  |

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| с | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

## NOTE

The classification is shown in the column labeled C in the parameter tables where appropriate.

# 2.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 6 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance,  $V_{SS}$  or  $V_{DD}$ ).



- <sup>3</sup> 1s Single Layer Board, one signal layer
- <sup>4</sup> 2s2p Four Layer Board, 2 signal and 2 power layers

The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_A$  = Ambient temperature,  $^{\circ}C\theta_{JA}$  = Package thermal resistance, junction-to-ambient,  $^{\circ}C/WP_D = P_{int} + P_{I/O}P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{D} = K \div (T_{J} + 273^{\circ}C)$$
 Eqn. 2

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations 1 and 2 iteratively for any value of  $T_A$ .

## 2.4 Electrostatic Discharge (ESD) Protection Characteristics

Although damage from static discharge is much less common on these devices than on early CMOS circuits, normal handling precautions should be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with CDF-AEC-Q00 Stress Test Qualification for Automotive Grade Integrated Circuits. (http://www.aecouncil.com/) This device was qualified to AEC-Q100 Rev E.

A device is considered to have failed if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Model      | Description                 | Symbol | Value | Unit |
|------------|-----------------------------|--------|-------|------|
|            | Series Resistance           | R1     | 1500  | Ω    |
| Human Body | Storage Capacitance         | С      | 100   | pF   |
|            | Number of Pulse per pin     | _      | 3     |      |
| Latch-up   | Minimum input voltage limit |        | -2.5  | V    |
|            | Maximum input voltage limit |        | 7.5   | V    |

Table 8. ESD and Latch-up Test Conditions



**Preliminary Electrical Characteristics** 

| Num | Rating                                   | Symbol           | Min      | Max | Unit |
|-----|------------------------------------------|------------------|----------|-----|------|
| 1   | Human Body Model (HBM)                   | V <sub>HBM</sub> | +/- 2000 | _   | V    |
| 2   | Charge Device Model (CDM)                | V <sub>CDM</sub> | +/- 500  | _   | V    |
| 3   | Latch-up Current at $T_A = 105^{\circ}C$ | I <sub>LAT</sub> | +/- 100  | _   | mA   |

# 2.5 DC Characteristics

This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes.

| Num | С | Parameter                                                                                                                                                                                                                                                                         | Symbol           | Min                                                                                              | Typ <sup>1</sup> | Max                      | Unit |
|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| 1   |   | Operating voltage <sup>2</sup>                                                                                                                                                                                                                                                    |                  | 2.7                                                                                              | _                | 5.5                      | V    |
|     | D | Output high voltage — Low Drive (PTxDSn = 0)<br>5 V, I <sub>Load</sub> = -4 mA<br>3 V, I <sub>Load</sub> = -2 mA<br>5 V, I <sub>Load</sub> = -2 mA<br>3 V, I <sub>Load</sub> = -1 mA                                                                                              |                  | V <sub>DD</sub> – 1.5<br>V <sub>DD</sub> – 1.5<br>V <sub>DD</sub> – 0.8<br>V <sub>DD</sub> – 0.8 |                  |                          |      |
| 2   | Ρ | Output high voltage — High Drive (PTxDSn = 1)<br>5 V, I <sub>Load</sub> = -15 mA<br>3 V, I <sub>Load</sub> = -8 mA<br>5 V, I <sub>Load</sub> = -8 mA<br>3 V, I <sub>Load</sub> = -4 mA                                                                                            | V <sub>OH</sub>  | V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8 |                  |                          | V    |
| 3   | Ρ | Output low voltage — Low Drive (PTxDSn = 0)<br>$5 \text{ V}, \text{ I}_{\text{Load}} = 4\text{mA}$<br>$3 \text{ V}, \text{ I}_{\text{Load}} = 2 \text{ mA}$<br>$5 \text{ V}, \text{ I}_{\text{Load}} = 2 \text{ mA}$<br>$3 \text{ V}, \text{ I}_{\text{Load}} = 1 \text{ mA}$     | V <sub>OL</sub>  |                                                                                                  |                  | 1.5<br>1.5<br>0.8<br>0.8 | V    |
|     |   | Output low voltage — High Drive (PTxDSn = 1)<br>$5 \text{ V}, \text{ I}_{\text{Load}} = 15 \text{ mA}$<br>$3 \text{ V}, \text{ I}_{\text{Load}} = 8 \text{ mA}$<br>$5 \text{ V}, \text{ I}_{\text{Load}} = 8 \text{ mA}$<br>$3 \text{ V}, \text{ I}_{\text{Load}} = 4 \text{ mA}$ |                  |                                                                                                  |                  | 1.5<br>1.5<br>0.8<br>0.8 |      |
| 4   | Ρ | Output high current — Max total I <sub>OH</sub> for all ports<br>5V<br>3V                                                                                                                                                                                                         | I <sub>OHT</sub> |                                                                                                  |                  | 100<br>60                | mA   |
| 5   | Ρ | Output low current — Max total I <sub>OL</sub> for all ports<br>5V<br>3V                                                                                                                                                                                                          | I <sub>OLT</sub> |                                                                                                  | _                | 100<br>60                | mA   |
| 6   | Ρ | Input high voltage; all digital inputs                                                                                                                                                                                                                                            |                  |                                                                                                  |                  |                          |      |
|     |   | $V_{DD} = 5V$<br>$V_{DD} = 3V$                                                                                                                                                                                                                                                    | V <sub>IH</sub>  | 3.25<br>2.10                                                                                     | _                | <br>                     | V    |

### Table 10. DC Characteristics



| Num | С | Parameter                                                                                            | Symbol            | Min                    | Typ <sup>1</sup> | Max          | Unit |
|-----|---|------------------------------------------------------------------------------------------------------|-------------------|------------------------|------------------|--------------|------|
| 7   | Ρ | Input low voltage; all digital inputs $V_{DD} = 5V$<br>$V_{DD} = 3V$                                 | V <sub>IL</sub>   |                        | _                | 1.75<br>1.05 | v    |
| 8   | Ρ | Input hysteresis; all digital inputs                                                                 | V <sub>hys</sub>  | 0.06 x V <sub>DD</sub> |                  |              | mV   |
| 9   | Ρ | Input leakage current; input only pins <sup>3</sup>                                                  | I <sub>In</sub>   | _                      | 0.1              | 1            | μA   |
| 10  | Ρ | High Impedance (off-state) leakage current <sup>3</sup>                                              | I <sub>OZ</sub>   |                        | 0.1              | 1            | μA   |
| 11  | Ρ | Internal pullup resistors <sup>4</sup>                                                               | R <sub>PU</sub>   | 20                     | 45               | 65           | kΩ   |
| 12  | Ρ | Internal pulldown resistors <sup>5</sup>                                                             | R <sub>PD</sub>   | 20                     | 45               | 65           | kΩ   |
| 13  |   | Internal pullup resistor to USBDP (to V <sub>USB33</sub> )<br>Idle<br>Transmit                       | R <sub>PUPD</sub> | 900<br>1425            | 1300<br>2400     | 1575<br>3090 | kΩ   |
| 14  | С | Input Capacitance; all non-supply pins                                                               | C <sub>In</sub>   |                        | —                | 8            | pF   |
| 15  | D | RAM retention voltage <sup>6</sup>                                                                   | V <sub>RAM</sub>  | _                      | 0.6              | 1.0          | V    |
| 16  | Ρ | POR rearm voltage                                                                                    | V <sub>POR</sub>  | 0.9                    | 1.4              | 2.0          | V    |
| 17  | D | POR rearm time                                                                                       | t <sub>POR</sub>  | 10                     | —                | _            | μs   |
| 18  | Ρ | Low-voltage detection threshold —<br>high range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | V <sub>LVD1</sub> | 3.9<br>4.0             | 4.0<br>4.1       | 4.1<br>4.2   | V    |
| 19  | Ρ | Low-voltage detection threshold —<br>low range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising  | V <sub>LVD0</sub> | 2.48<br>2.54           | 2.56<br>2.62     | 2.64<br>2.70 | V    |
| 20  | с | Low-voltage warning threshold —<br>high range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | V <sub>LVW3</sub> | 4.5<br>4.6             | 4.6<br>4.7       | 4.7<br>4.8   | V    |
| 21  | Ρ | Low-voltage warning threshold —<br>high range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | V <sub>LVW2</sub> | 4.2<br>4.3             | 4.3<br>4.4       | 4.4<br>4.5   | V    |
| 22  | Ρ | Low-voltage warning threshold<br>low range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising    | V <sub>LVW1</sub> | 2.84<br>2.90           | 2.92<br>2.98     | 3.00<br>3.06 | V    |
| 23  | С | Low-voltage warning threshold —<br>low range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising  | V <sub>LVW0</sub> | 2.66<br>2.72           | 2.74<br>2.80     | 2.82<br>2.88 | V    |
| 24  | Т | Low-voltage inhibit reset/recover hysteresis<br>5 V<br>3 V                                           | V <sub>hys</sub>  |                        | 100<br>60        | _            | mV   |

| Table 10. DC Characteristics | (continued) |
|------------------------------|-------------|
|------------------------------|-------------|





Figure 7. Typical High-side Drive (source) characteristics – High Drive (PTxDSn = 1)



Figure 8. Typical High-side Drive (source) characteristics – Low Drive (PTxDSn = 0)

# 2.6 Supply Current Characteristics

**Table 11. Supply Current Characteristics** 

| Num | С | Parameter                          |              | Symbol           | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit |
|-----|---|------------------------------------|--------------|------------------|---------------------|----------------------|------------------|------|
| 1   | С |                                    | (CPU clock = |                  | 5                   | 4.0                  | 7                |      |
|     |   | 2 MHz, f <sub>Bus</sub> = 1 MHz)   |              |                  | 3                   | 4.0                  | 7                | mA   |
| 2   | Р |                                    | (CPU clock = | RI <sub>DD</sub> | 5                   | 19                   | 30               |      |
|     |   | 16 MHz, f <sub>Bus</sub> = 8 MHz)  |              | 1400             | 3                   | 18.7                 | 30               | mA   |
| 3   | С |                                    | (CPU clock = |                  | 5                   | 45                   | 70               |      |
|     |   | 48 MHz, f <sub>Bus</sub> = 24 MHz) |              |                  | 3                   | 44                   | 70               | mA   |



### **Preliminary Electrical Characteristics**



### Figure 13. Timer Input Capture Pulse

## 2.11.3 MSCAN

### Table 19. MSCAN Wake-up Pulse Characteristics

| Num | С | Parameter                             | Symbol           | Min | Typ <sup>1</sup> | Max | Unit |
|-----|---|---------------------------------------|------------------|-----|------------------|-----|------|
| 1   | D | MSCAN Wake-up dominant pulse filtered | t <sub>WUP</sub> |     |                  | 2   | μs   |
| 2   | D | MSCAN Wake-up dominant pulse pass     | t <sub>WUP</sub> | 5   |                  | 5   | μS   |

<sup>1</sup> Typical values are based on characterization data at  $V_{DD}$  = 5.0V, 25°C unless otherwise stated.



# 2.12 SPI Characteristics

Table 20 and Figure 14 through Figure 17 describe the timing requirements for the SPI system.

| No. | С | Function                                          | Symbol                             | Min                              | Max                                        | Unit                                   |
|-----|---|---------------------------------------------------|------------------------------------|----------------------------------|--------------------------------------------|----------------------------------------|
| _   | D | Operating frequency<br>Master<br>Slave            | f <sub>op</sub>                    | f <sub>Bus</sub> /2048<br>0      | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz                                     |
| 1   | D | SPSCK period<br>Master<br>Slave                   | t <sub>SPSCK</sub>                 | 2<br>4                           | 2048<br>—                                  | t <sub>cyc</sub><br>t <sub>cyc</sub>   |
| 2   | D | Enable lead time<br>Master<br>Slave               | t <sub>Lead</sub>                  | 1/2<br>1                         |                                            | t <sub>SPSCK</sub><br>t <sub>cyc</sub> |
| 3   | D | Enable lag time<br>Master<br>Slave                | t <sub>Lag</sub>                   | 1/2<br>1                         |                                            | t <sub>SPSCK</sub><br>t <sub>сус</sub> |
| 4   | D | Clock (SPSCK) high or low time<br>Master<br>Slave | t <sub>WSPSCK</sub>                | $t_{cyc} - 30$<br>$t_{cyc} - 30$ | 1024 t <sub>cyc</sub>                      | ns<br>ns                               |
| 5   | D | Data setup time (inputs)<br>Master<br>Slave       | t <sub>SU</sub>                    | 15<br>15                         |                                            | ns<br>ns                               |
| 6   | D | Data hold time (inputs)<br>Master<br>Slave        | t <sub>HI</sub>                    | 0<br>25                          | _                                          | ns<br>ns                               |
| 7   | D | Slave access time                                 | t <sub>a</sub>                     | —                                | 1                                          | t <sub>cyc</sub>                       |
| 8   | D | Slave MISO disable time                           | t <sub>dis</sub>                   | —                                | 1                                          | t <sub>cyc</sub>                       |
| 9   | D | Data valid (after SPSCK edge)<br>Master<br>Slave  | t <sub>v</sub>                     |                                  | 25<br>25                                   | ns<br>ns                               |
| 10  | D | Data hold time (outputs)<br>Master<br>Slave       | t <sub>HO</sub>                    | 0<br>0                           |                                            | ns<br>ns                               |
| 11  | D | Rise time<br>Input<br>Output                      | t <sub>RI</sub><br>t <sub>RO</sub> | _                                | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |
| 12  | D | Fall time<br>Input<br>Output                      | t <sub>FI</sub><br>t <sub>FO</sub> |                                  | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |

### Table 20. SPI Timing



**Preliminary Electrical Characteristics** 

# 2.13 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the Flash memory.

Program and erase operations do not require any special power sources other than the normal V<sub>DD</sub> supply.

| Num | С | Characteristic                                                                                                                        | Symbol                  | Min    | Typ <sup>1</sup> | Max  | Unit              |
|-----|---|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|------------------|------|-------------------|
| 1   |   | Supply voltage for program/erase                                                                                                      | V <sub>prog/erase</sub> | 2.7    |                  | 5.5  | V                 |
| 2   |   | Supply voltage for read operation                                                                                                     | V <sub>Read</sub>       | 2.7    |                  | 5.5  | V                 |
| 3   |   | Internal FCLK frequency <sup>2</sup>                                                                                                  | f <sub>FCLK</sub>       | 150    |                  | 200  | kHz               |
| 4   |   | Internal FCLK period (1/FCLK)                                                                                                         | t <sub>Fcyc</sub>       | 5      |                  | 6.67 | μs                |
| 5   |   | Byte program time (random location) <sup>(2)</sup>                                                                                    | t <sub>prog</sub>       | 9      |                  |      | t <sub>Fcyc</sub> |
| 6   |   | Byte program time (burst mode) <sup>(2)</sup>                                                                                         | t <sub>Burst</sub>      | 4      |                  |      | t <sub>Fcyc</sub> |
| 7   |   | Page erase time <sup>3</sup>                                                                                                          | t <sub>Page</sub>       | 4000   |                  |      | t <sub>Fcyc</sub> |
| 8   |   | Mass erase time <sup>(2)</sup>                                                                                                        | t <sub>Mass</sub>       | 20,000 |                  |      | t <sub>Fcyc</sub> |
| 9   | с | Program/erase endurance <sup>4</sup><br>T <sub>L</sub> to T <sub>H</sub> = $-40^{\circ}$ C to + $105^{\circ}$ C<br>T = $25^{\circ}$ C |                         | 10,000 | <br>100,000      |      | cycles            |
| 10  |   | Data retention <sup>5</sup>                                                                                                           | t <sub>D_ret</sub>      | 15     | 100              | _    | years             |

<sup>1</sup> Typical values are based on characterization data at  $V_{DD} = 5.0 \text{ V}$ , 25°C unless otherwise stated.

<sup>2</sup> The frequency of this clock is controlled by a software setting.

- <sup>3</sup> These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.
- <sup>4</sup> Typical endurance for Flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale Semiconductor defines typical endurance, please refer to Engineering Bulletin EB619/D, *Typical Endurance for Nonvolatile Memory*.
- <sup>5</sup> Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale Semiconductor defines typical data retention, please refer to Engineering Bulletin EB618/D, Typical Data Retention for Nonvolatile Memory.

# 2.14 USB Electricals

The USB electricals for the USBOTG module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit http://www.usb.org.

If the Freescale USBOTG implementation requires additional or deviant electrical characteristics, this space would be used to communicate that information.



**Mechanical Outline Drawings** 

# 3 Mechanical Outline Drawings

# 3.1 80-pin LQFP



Figure 18. 80-pin LQFP Diagram - I



# 3.2 64-pin LQFP



Figure 21. 64-pin LQFP Diagram - I



|                                                                                                                                                                                                                                                                                                                                                      | MECHANICAL OUTLINES<br>DICTIONARY                                                                                                                                                 |                            | DOCUMENT NO: 98ASS23234W |          |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------|----------|--|--|--|
| Treescale     semiconductor     FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.                                                                                                                                                                                                                                                                   |                                                                                                                                                                                   |                            | PAGE:                    | 840F     |  |  |  |
| DIFFEESANCE SEMICONCINE, INC. ALL KINH'S KESENCE<br>ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED<br>VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED<br>COPY" IN RED.                                                                                                | DO NOT SCALE                                                                                                                                                                      | THIS DRAWING               | REV:                     | E        |  |  |  |
| NOTES:                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                   |                            |                          |          |  |  |  |
| 1. DIMENSIONS ARE IN M                                                                                                                                                                                                                                                                                                                               | 1. DIMENSIONS ARE IN MILLIMETERS.                                                                                                                                                 |                            |                          |          |  |  |  |
| 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                   |                            |                          |          |  |  |  |
| 3. DATUMS A, B AND D T                                                                                                                                                                                                                                                                                                                               | 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.                                                                                                                           |                            |                          |          |  |  |  |
| A DIMENSIONS TO BE DE                                                                                                                                                                                                                                                                                                                                | $\triangle$ dimensions to be determined at seating plane c.                                                                                                                       |                            |                          |          |  |  |  |
| THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR<br>PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT<br>BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE<br>LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN<br>PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm. |                                                                                                                                                                                   |                            |                          |          |  |  |  |
| IS 0.25 mm PER SIDE                                                                                                                                                                                                                                                                                                                                  | A THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION<br>IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE<br>DIMENSION INCLUDING MOLD MISMATCH. |                            |                          |          |  |  |  |
| $\triangle$ exact shape of each                                                                                                                                                                                                                                                                                                                      | CORNER IS OPT                                                                                                                                                                     | IONAL.                     |                          |          |  |  |  |
| A THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.25 mm FROM THE LEAD TIP.                                                                                                                                                                                                                                               |                                                                                                                                                                                   |                            |                          |          |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                   |                            |                          |          |  |  |  |
| TITLE: 64LD LQFP                                                                                                                                                                                                                                                                                                                                     | ,                                                                                                                                                                                 | CASE NUMBER: 8             | 340F-02                  |          |  |  |  |
| 10 X 10 X 1.4                                                                                                                                                                                                                                                                                                                                        | PKG,                                                                                                                                                                              | STANDARD: JEDEC MS-026 BCD |                          |          |  |  |  |
| 0.5 PITCH, CASE                                                                                                                                                                                                                                                                                                                                      | UUILINE                                                                                                                                                                           | PACKAGE CODE:              | 8426                     | SHEET: 3 |  |  |  |

Figure 23. 64-pin LQFP Diagram - III

MCF51JM128 ColdFire Microcontroller, Rev. 4

NP

NP

**Mechanical Outline Drawings** 

# 3.3 64-pin QFP



Figure 24. 64-pin QFP Diagram - I

**Mechanical Outline Drawings** 

N

|                                                                                                                                                                                                                                                                                                     | MECHANICAL OUTLINES<br>DICTIONARY                      |                | DOCUMENT NO: 98ASB42844B |               |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------|--------------------------|---------------|--|--|--|
| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.                                                                                                                                                                                                                                                |                                                        |                | PAGE:                    | 840B          |  |  |  |
| <ul> <li>FREESCALE SEVICONDUCTOR, INC. ALL RIGHTS RESERVED.</li> <li>ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED</li> <li>DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED</li> <li>VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED</li> <li>COPY" IN RED.</li> </ul> | DO NOT SCALE                                           | THIS DRAWING   | REV:                     | В             |  |  |  |
| NOTES:                                                                                                                                                                                                                                                                                              |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        | 14 514 1004    |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     | 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. |                |                          |               |  |  |  |
| 2. CONTROLLING DIMENSION: MIL                                                                                                                                                                                                                                                                       | 2. CONTROLLING DIMENSION: MILLIMETER.                  |                |                          |               |  |  |  |
| 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD<br>WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.                                                                                                                                         |                                                        |                |                          |               |  |  |  |
| 4. DATUMS A-B AND -D- TO                                                                                                                                                                                                                                                                            | be deterMined A                                        | T DATUM PLANE  | -H                       |               |  |  |  |
| A DIMENSIONS TO BE DETERMIN                                                                                                                                                                                                                                                                         | ED AT SEATING F                                        | PLANE -C       |                          |               |  |  |  |
| DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25mm PER<br>SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H                                                                                                                                     |                                                        |                |                          |               |  |  |  |
| A DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION<br>SHALL BE 0.08mm TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL<br>CONDICTION. DAMBAR CANNOT BE LOCATED ON THE LOWER<br>RADIUS OR THE FOOT.                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        |                |                          |               |  |  |  |
| TITLE:                                                                                                                                                                                                                                                                                              |                                                        | CASE NUMBER: 8 | 340B-01                  |               |  |  |  |
| 64LD QFP (14 X                                                                                                                                                                                                                                                                                      | 14)                                                    | STANDARD: NON- | -JEDEC                   | JEDEC         |  |  |  |
|                                                                                                                                                                                                                                                                                                     |                                                        | PACKAGE CODE:  | 6057                     | SHEET: 3 OF 4 |  |  |  |

Figure 26. 64-pin QFP Diagram - III



# 3.4 44-pin LQFP



Figure 27. 44-pin LQFP Diagram - I

Mechanical Outline Drawings







|                                                                                                                                                                                                                                                            | MECHANICA        | _ DUTLINES                 | DOCUMENT NO: 98ASS23225W |            |     |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|--------------------------|------------|-----|--|--|--|
|                                                                                                                                                                                                                                                            |                  | DNARY                      | PAGE:                    | 824D       |     |  |  |  |
| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.<br>ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>DIRECTLY FROM THE DOLED EXCEPT WHEN STAMPED "CONTROLLED<br>VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED<br>COPY" IN RED. | DO NOT SCALE     | THIS DRAWING               | REV:                     | D          |     |  |  |  |
|                                                                                                                                                                                                                                                            |                  |                            |                          |            |     |  |  |  |
| NOTES:                                                                                                                                                                                                                                                     |                  |                            |                          |            |     |  |  |  |
| 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M-1994.                                                                                                                                                                                                        |                  |                            |                          |            |     |  |  |  |
| 2. CONTROLLING DIMENSION: MILLIMETER                                                                                                                                                                                                                       |                  |                            |                          |            |     |  |  |  |
| 3. DATUM PLANE H IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE<br>LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING<br>LINE.                                                                                               |                  |                            |                          |            |     |  |  |  |
| 4. DATUMS L, M AND N TO BE DETERMINED AT DATUM PLANE H.                                                                                                                                                                                                    |                  |                            |                          |            |     |  |  |  |
| 5. DIMENSIONS TO BE DETERMINED AT SEATING PLANE T.                                                                                                                                                                                                         |                  |                            |                          |            |     |  |  |  |
| 6 DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER<br>SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM<br>PLANE H.                                                                                         |                  |                            |                          |            |     |  |  |  |
| <u> </u>                                                                                                                                                                                                                                                   | ) EXCEED 0.53. M |                            |                          |            | 1   |  |  |  |
|                                                                                                                                                                                                                                                            |                  |                            |                          |            |     |  |  |  |
|                                                                                                                                                                                                                                                            |                  |                            |                          |            |     |  |  |  |
| TITLE:                                                                                                                                                                                                                                                     |                  | CASE NUMBER: 824D-02       |                          |            |     |  |  |  |
| 44 LD LQFP,<br>10 X 10 PKG, 0.8 PITCH,                                                                                                                                                                                                                     | 1.4 THICK        | STANDARD: JEDEC MS-026 BCB |                          |            |     |  |  |  |
|                                                                                                                                                                                                                                                            |                  | PACKAGE CODE:              | 8256                     | SHEET: 3 D | F 4 |  |  |  |

Figure 29. 44-pin LQFP Diagram - III

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008, 2009, 2010, 2011. All rights reserved.

MCF51JM128 Rev. 4 05/2012

