



#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Obsolete                                                                       |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | H8/300H                                                                        |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 20MHz                                                                          |
| Connectivity               | CANbus, SCI, SSU                                                               |
| Peripherals                | LVD, POR, PWM, WDT                                                             |
| Number of I/O              | 45                                                                             |
| Program Memory Size        | 56KB (56K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 3K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                      |
| Data Converters            | A/D 8x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-LQFP                                                                        |
| Supplier Device Package    | 64-LFQFP (10x10)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/df36037gfzjev |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.4 Pin Functions

## Table 1.1Pin Functions

|                      |                  | Pin No.             |        |                                                                                                                                       |
|----------------------|------------------|---------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------|
| Туре                 | Symbol           | FP-64K<br>FP-64A    |        | Functions                                                                                                                             |
| Power<br>source pins | V <sub>cc</sub>  | 12                  | Input  | Power supply pin. Connect this pin to the system power supply.                                                                        |
|                      | V <sub>ss</sub>  | 9                   | Input  | Ground pin. Connect this pin to the system power supply (0 V).                                                                        |
|                      | AV <sub>cc</sub> | 3                   | Input  | Analog power supply pin for the A/D converter.<br>When the A/D converter is not used, connect<br>this pin to the system power supply. |
|                      | V <sub>CL</sub>  | 6                   | Input  | Internal step-down power supply pin. Connect a capacitor of around 0.1 $\mu$ F between this pin and the Vss pin for stabilization.    |
| Clock pins           | OSC1             | 11                  | Input  | These pins connect with crystal or ceramic                                                                                            |
|                      | OSC2             | 10                  | Output | resonator for the system clock, or can be used to input an external clock.                                                            |
|                      |                  |                     |        | See section 5, Clock Pulse Generators, for a typical connection.                                                                      |
| System control       | RES              | 7                   | Input  | Reset pin. The pull-up resistor (typ. 150 k $\Omega$ ) is incorporated. When driven low, the chip is reset.                           |
|                      | TEST             | 8                   | Input  | Test pin. Connect this pin to Vss.                                                                                                    |
| Interrupt<br>pins    | NMI              | 35                  | Input  | Non-maskable interrupt request input pin. Must be pulled-up with a resistor.                                                          |
|                      | IRQ0 to<br>IRQ3  | 51 to 54            | Input  | External interrupt request input pins. Can select the rising or falling edge.                                                         |
|                      | WKP0 to<br>WKP5  | 13, 14,<br>19 to 22 | Input  | External interrupt request input pins. Can select the rising or falling edge.                                                         |
| Timer B1             | TMIB1            | 52                  | Input  | External event input pin.                                                                                                             |
| Timer V              | TMOV             | 30                  | Output | This is an output pin for waveforms generated by the output compare function.                                                         |
|                      | TMCIV            | 29                  | Input  | External event input pin.                                                                                                             |
|                      | TMRIV            | 28                  | Input  | Counter reset input pin.                                                                                                              |
|                      | TRGV             | 54                  | Input  | Counter start trigger input pin.                                                                                                      |





Figure 2.4 Relationship between Stack Pointer and Stack Area

### 2.2.2 Program Counter (PC)

This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. (When an instruction is fetched, the least significant PC bit is regarded as 0). The PC is initialized when the start address is loaded by the vector address generated during reset exception-handling sequence.

## 2.2.3 Condition-Code Register (CCR)

This 8-bit register contains internal CPU status information, including an interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. The I bit is initialized to 1 by reset exception-handling sequence, but other bits are not initialized.

Some instructions leave flag bits unchanged. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branching conditions for conditional branch (Bcc) instructions.

For the action of each instruction on the flag bits, see appendix A.1, Instruction List.



### 2.5.2 Effective Address Calculation

Table 2.12 indicates how effective addresses are calculated in each addressing mode. In this LSI, the upper 8 bits of the effective address are ignored in order to generate a 16-bit effective address.

 Table 2.12
 Effective Address Calculation (1)



|     |          | Initial |     |                                                                                                |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value   | R/W | Description                                                                                    |
| 1   | DCMP1    | 0       | R/W | Data Compare Condition Select 1 and 0                                                          |
| 0   | DCMP0    | 0       | R/W | These bits set the comparison condition between the data set in BDR and the internal data bus. |
|     |          |         |     | 00: No data comparison                                                                         |
|     |          |         |     | 01: Compares lower 8-bit data between BDRL and data bus                                        |
|     |          |         |     | 10: Compares upper 8-bit data between BDRH and data bus                                        |
|     |          |         |     | 11: Compares 16-bit data between BDR and data bus                                              |
| []  | -17      |         |     |                                                                                                |

[Legend] X: Don't care.

When an address break is set in the data read cycle or data write cycle, the data bus used will depend on the combination of the byte/word access and address. Table 4.1 shows the access and data bus used. When an I/O register space with an 8-bit data bus width is accessed in word size, a byte access is generated twice. For details on data widths of each register, see section 21.1, Register Addresses (Address Order).

## Table 4.1 Access and Data Bus Used

|                                         | Word         | Access       | Byte Access  |              |  |
|-----------------------------------------|--------------|--------------|--------------|--------------|--|
|                                         | Even Address | Odd Address  | Even Address | Odd Address  |  |
| ROM space                               | Upper 8 bits | Lower 8 bits | Upper 8 bits | Upper 8 bits |  |
| RAM space                               | Upper 8 bits | Lower 8 bits | Upper 8 bits | Upper 8 bits |  |
| I/O register with 8-bit data bus width  | Upper 8 bits | Upper 8 bits | Upper 8 bits | Upper 8 bits |  |
| I/O register with 16-bit data bus width | Upper 8 bits | Lower 8 bits | —            | _            |  |



### 9.2.3 Port Mode Register 3 (PMR3)

PMR3 selects the CMOS output or NMOS open-drain output for port 2.

| Bit    | Bit Name | Initial<br>Value | R/W | Description                                                                                                            |
|--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | _        | All 0            | _   | Reserved                                                                                                               |
|        |          |                  |     | These bits are always read as 0.                                                                                       |
| 4      | POF24    | 0                | R/W | When the bit is set to 1, the corresponding pin is cut off                                                             |
| 3      | POF23    | 0                | R/W | by PMOS and it functions as the NMOS open-drain<br>output. When cleared to 0, the pin functions as the CMOS<br>output. |
| 2 to 0 | _        | All 1            | _   | Reserved                                                                                                               |
|        |          |                  |     | These bits are always read as 1.                                                                                       |

### 9.2.4 Pin Functions

The correspondence between the register specification and the port functions is shown below.

• P24 pin

| Register      | PCR2  |                |
|---------------|-------|----------------|
| Bit Name      | PCR24 | Pin Function   |
| Setting Value | 0     | P24 input pin  |
|               | 1     | P24 output pin |

• P23 pin

| Register      | PCR2  |                |
|---------------|-------|----------------|
| Bit Name      | PCR23 | Pin Function   |
| Setting Value | 0     | P23 input pin  |
|               | 1     | P23 output pin |

# 10.2 Input/Output Pin

Table 10.1 shows the timer B1 pin configuration.

## Table 10.1 Pin Configuration

| Name                 | Abbreviation | I/O   | Function            |
|----------------------|--------------|-------|---------------------|
| Timer B1 event input | TMIB1        | Input | Event input to TCB1 |



## 11.5.2 Pulse Output with Arbitrary Pulse Width and Delay from TRGV Input

The trigger function can be used to output a pulse with an arbitrary pulse width at an arbitrary delay from the TRGV input, as shown in figure 11.10. To set up this output:

- 1. Set bits CCLR1 and CCLR0 in TCRV0 so that TCNTV will be cleared by compare match with TCORB.
- 2. Set bits OS3 to OS0 in TCSRV so that the output will go to 1 at compare match with TCORA and to 0 at compare match with TCORB.
- 3. Set bits TVEG1 and TVEG0 in TCRV1 and set TRGE to select the falling edge of the TRGV input.
- 4. Set bits CKS2 to CKS0 in TCRV0 and bit ICKS0 in TCRV1 to select the desired clock source.
- 5. After these settings, a pulse waveform will be output without further software intervention, with a delay determined by TCORA from the TRGV input, and a pulse width determined by (TCORB TCORA).



Figure 11.10 Example of Pulse Output Synchronized to TRGV Input

### 12.3.14 Interface with CPU

**16-Bit Register:** TCNT and GR are 16-bit registers. Reading/writing in a 16-bit unit is enabled but disabled in an 8-bit unit since the data bus with the CPU is 16-bit width. These registers must always be accessed in a 16-bit unit. Figure 12.5 shows an example of accessing the 16-bit registers.



Figure 12.5 Accessing Operation of 16-Bit Register (between CPU and TCNT (16 Bits))

**8-Bit Register:** Registers other than TCNT and GR are 8-bit registers that are connected internally with the CPU in an 8-bit width. Figure 12.6 shows an example of accessing the 8-bit registers.



Figure 12.6 Accessing Operation of 8-Bit Register (between CPU and TSTR (8 Bits))









- Clear bits STR0 and STR1 in TSTR to 0, and stop the counter operation of TCNT\_0. Stop TCNT\_0 and TCNT\_1 and set complementary PWM mode.
- [2] Write H'00 to TOCR.
- Use bits TPSC2 to TPSC0 in TCR to select the same counter clock for channels 0 and 1. When an external clock is selected, select the edge of the external clock by bits CKEG1 and CKEG0 in TCR. Do not use bits CCLR1 and CCLR0 in TCR to clear the counter.
- [4] Use bits CMD1 and CMD0 in TFCR to set complementary PWM mode. FTIOB0 to FTIOD0 and FTIOA1 to FTIOD1 automatically become PWM output pins.
- [5] Set H'00 to TOCR.
- [6] TCNT\_1 must be H'0000. Set a nonoverlapped period to TCNT\_0.
- [7] GRA\_0 is a cycle register. Set the cycle to GRA\_0. Set the timing to change the PWM output waveform to GRB\_0, GRA\_1, and GRB\_1. Note that the timing must be set within the range of compare match carried out for TCNT\_0 and TCNT\_1. For GR settings, see Setting GR Value in Complementary PWM Mode in section 12.4.7, Complementary PWM Mode.
- [8] Use TOER to enable or disable the timer output.
- [9] Set the STR0 and STR1 bits in TSTR to 1 to start the count operation.

Note: To re-enter complementary PWM mode, first, enter a mode other than the complementary PWM mode. After that, repeat the setting procedures from step [1]. For settings of waveform outputs with a duty cycle of 0% and 100%, see Examples of Complementary PWM Mode Operation and Setting GR Value in Complementary PWM Mode in section 12.4.7, Complementary PWM Mode.

Figure 12.29 Example of Complementary PWM Mode Setting Procedure

**IMF Flag Set Timing at Input Capture:** When an input capture signal is generated, the IMF flag is set to 1 and the value of TCNT is simultaneously transferred to corresponding GR. Figure 12.49 shows the timing.



Figure 12.49 IMF Flag Set Timing at Input Capture

**Overflow Flag (OVF) Set Timing:** The overflow flag is set to 1 when the TCNT overflows. Figure 12.50 shows the timing.



Figure 12.50 OVF Flag Set Timing

| Section 14 | Serial | Communication | Interface | 3 (SCI3) |
|------------|--------|---------------|-----------|----------|
|------------|--------|---------------|-----------|----------|

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                                                                             |
|-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| 3   | PER      | 0                | R/W | Parity Error                                                                                                                            |
|     |          |                  |     | [Setting condition]                                                                                                                     |
|     |          |                  |     | When a parity error is detected during reception                                                                                        |
|     |          |                  |     | [Clearing condition]                                                                                                                    |
|     |          |                  |     | • When 0 is written to PER after reading PER = 1                                                                                        |
| 2   | TEND     | 1                | R   | Transmit End                                                                                                                            |
|     |          |                  |     | [Setting conditions]                                                                                                                    |
|     |          |                  |     | When the TE bit in SCR3 is 0                                                                                                            |
|     |          |                  |     | • When TDRE = 1 at transmission of the last bit of a 1-                                                                                 |
|     |          |                  |     | frame serial transmit character                                                                                                         |
|     |          |                  |     | [Clearing conditions]                                                                                                                   |
|     |          |                  |     | • When 0 is written to TDRE after reading TDRE = 1                                                                                      |
|     |          |                  |     | When the transmit data is written to TDR                                                                                                |
| 1   | MPBR     | 0                | R   | Multiprocessor Bit Receive                                                                                                              |
|     |          |                  |     | MPBR stores the multiprocessor bit in the receive<br>character data. When the RE bit in SCR3 is cleared to 0,<br>its state is retained. |
| 0   | MPBT     | 0                | R/W | Multiprocessor Bit Transfer                                                                                                             |
|     |          |                  |     | MPBT stores the multiprocessor bit to be added to the transmit character data.                                                          |



|                     | Operating Frequency φ (MHz) |     |              |   |       |              |   |       |              |  |  |
|---------------------|-----------------------------|-----|--------------|---|-------|--------------|---|-------|--------------|--|--|
|                     |                             | 6   |              |   | 6.144 | ļ            |   | 7.372 | 8            |  |  |
| Bit Rate<br>(bit/s) | n                           | N   | Error<br>(%) | n | N     | Error<br>(%) | n | N     | Error<br>(%) |  |  |
| 110                 | 2                           | 106 | -0.44        | 2 | 108   | 0.08         | 2 | 130   | -0.07        |  |  |
| 150                 | 2                           | 77  | 0.14         | 2 | 79    | 0.00         | 2 | 95    | 0.00         |  |  |
| 300                 | 1                           | 155 | 0.14         | 1 | 159   | 0.00         | 1 | 191   | 0.00         |  |  |
| 600                 | 1                           | 77  | 0.14         | 1 | 79    | 0.00         | 1 | 95    | 0.00         |  |  |
| 1200                | 0                           | 155 | 0.14         | 0 | 159   | 0.00         | 0 | 191   | 0.00         |  |  |
| 2400                | 0                           | 77  | 0.14         | 0 | 79    | 0.00         | 0 | 95    | 0.00         |  |  |
| 4800                | 0                           | 38  | 0.14         | 0 | 39    | 0.00         | 0 | 47    | 0.00         |  |  |
| 9600                | 0                           | 19  | -2.34        | 0 | 19    | 0.00         | 0 | 23    | 0.00         |  |  |
| 19200               | 0                           | 9   | -2.34        | 0 | 9     | 0.00         | 0 | 11    | 0.00         |  |  |
| 31250               | 0                           | 5   | 0.00         | 0 | 5     | 2.40         | 0 | 6     | 5.33         |  |  |
| 38400               | 0                           | 4   | -2.34        | 0 | 4     | 0.00         | 0 | 5     | 0.00         |  |  |

 Table 14.3
 Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (2)





- [1] Read SSR and check that the TDRE flag is set to 1, then write transmit data to TDR. When data is written to TDR, the TDRE flag is automaticaly cleared to 0.
- [2] To continue serial transmission, read 1 from the TDRE flag to confirm that writing is possible, then write data to TDR. When data is written to TDR, the TDRE flag is automaticaly cleared to 0.
- [3] To output a break in serial transmission, after setting PCR to 1 and PDR to 0, clear TxD in PMR1 to 0, then clear the TE bit in SCR3 to 0.

Figure 14.6 Sample Serial Transmission Data Flowchart (Asynchronous Mode)



## 14.5.4 Serial Data Reception (Clocked Synchronous Mode)

Figure 14.12 shows an example of SCI3 operation for reception in clocked synchronous mode. In serial reception, the SCI3 operates as described below.

- 1. The SCI3 performs internal initialization synchronous with a synchronization clock input or output, starts receiving data.
- 2. The SCI3 stores the receive data in RSR.
- 3. If an overrun error occurs (when reception of the next data is completed while the RDRF flag in SSR is still set to 1), the OER bit in SSR is set to 1. If the RIE bit in SCR3 is set to 1 at this time, an ERI interrupt request is generated, receive data is not transferred to RDR, and the RDRF flag remains to be set to 1.
- 4. If reception is completed successfully, the RDRF bit in SSR is set to 1, and receive data is transferred to RDR. If the RIE bit in SCR3 is set to 1 at this time, an RXI interrupt request is generated.



Figure 14.12 Example of SCI3 Reception in Clocked Synchronous Mode

Reception cannot be resumed while a receive error flag is set to 1. Accordingly, clear the OER, FER, PER, and RDRF bits to 0 before resuming reception. Figure 14.13 shows a sample flow chart for serial data reception.







### Figure 14.15 Example of Inter-Processor Communication Using Multiprocessor Format (Transmission of Data H'AA to Receiving Station A)

### 14.6.1 Multiprocessor Serial Data Transmission

Figure 14.14 shows a sample flowchart for multiprocessor serial data transmission. For an ID transmission cycle, set the MPBT bit in SSR to 1 before transmission. For a data transmission cycle, clear the MPBT bit in SSR to 0 before transmission. All other SCI3 operations are the same as those in asynchronous mode.



**Serial Data Transmission and Reception:** Data transmission and reception is a combined operation of data transmission and reception which are described before. Transmission and reception is started by writing data in SSTDR. When the eighth clock rises or the ORER bit is set to 1 while the TDRE bit is set to 1, transmission and reception is stopped.

To switch from transmit mode (TE = 1) or receive mode (RE = 1) to transmit and receive mode (TE = RE = 1), the TE and RE bits should be cleared to 0. After confirming that the TEND, RDRF, and ORER bits are cleared to 0, set the TE and RE bits to 1.

Figure 16.9 shows a sample flowchart for serial transmit and receive operations.



## 22.3 Electrical Characteristics (Masked ROM Version)

### 22.3.1 Power Supply Voltage and Operating Ranges

Power Supply Voltage and Oscillation Frequency Range:



**Power Supply Voltage and Operating Frequency Range:** 



### Table 22.13 DC Characteristics (2)

 $V_{cc} = 2.7$  to 5.5 V,  $V_{ss} = 0.0$  V,  $T_a = -20$  to  $+75^{\circ}C$  (regular specifications) or  $T_a = -40$  to  $+85^{\circ}C$  (wide-range specifications), unless otherwise indicated.

| Item                                   | Symbol                | Applicable Pins              | Test Condition              | Min. | Тур. | Max. | Unit |
|----------------------------------------|-----------------------|------------------------------|-----------------------------|------|------|------|------|
| Allowable output low current (per pin) | I <sub>ol</sub>       | Output pins<br>except port 6 | $V_{\rm cc}$ = 4.0 to 5.5 V | _    | _    | 2.0  | mA   |
|                                        |                       | Port 6                       | -                           | _    | _    | 20.0 |      |
|                                        |                       | Output pins<br>except port 6 |                             | _    | —    | 0.5  | _    |
|                                        |                       | Port 6                       | -                           | _    | _    | 10.0 |      |
| Allowable output low current (total)   | $\Sigma I_{\rm OL}$   | Output pins<br>except port 6 | $V_{cc}$ = 4.0 to 5.5 V     | _    | _    | 40.0 | mA   |
|                                        |                       | Port 6                       | -                           | _    | _    | 80.0 |      |
|                                        |                       | Output pins<br>except port 6 |                             | _    | —    | 20.0 |      |
|                                        |                       | Port 6                       | -                           | _    | _    | 40.0 |      |
| Allowable output high                  | _I <sub>он</sub>      | All output pins              | $V_{\rm cc}$ = 4.0 to 5.5 V | _    | _    | 2.0  | mA   |
| current (per pin)                      |                       |                              |                             | —    | —    | 0.2  |      |
| Allowable output high                  | $\Sigma   - I_{OH}  $ | All output pins              | $V_{\rm cc}$ = 4.0 to 5.5 V | _    | _    | 30.0 | mA   |
| current (total)                        |                       |                              |                             | _    | _    | 8.0  |      |





Figure 22.6 TinyCAN Input/Output Timing



Figure 22.7 SSU Input/Output Timing in Clocked Synchronous Mode