Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 37 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 6K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 10x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f102c6t6atr | # **Contents** | 1 | Intro | duction | 1 | 7 | |---|-------|-----------|--------------------------------------------------------|----| | 2 | Desc | cription | | 8 | | | 2.1 | Device | overview | 9 | | | 2.2 | Full co | mpatibility throughout the family | 12 | | | 2.3 | Overvi | ew | 12 | | 3 | Pino | ut and | pin description | 19 | | 4 | Mem | nory ma | pping | 23 | | 5 | Elec | trical ch | naracteristics | 24 | | | 5.1 | Param | eter conditions | 24 | | | | 5.1.1 | Minimum and maximum values | 24 | | | | 5.1.2 | Typical values | 24 | | | | 5.1.3 | Typical curves | 24 | | | | 5.1.4 | Loading capacitor | 24 | | | | 5.1.5 | Pin input voltage | 24 | | | | 5.1.6 | Power supply scheme | 25 | | | | 5.1.7 | Current consumption measurement | 26 | | | 5.2 | Absolu | ıte maximum ratings | 26 | | | 5.3 | Opera | ting conditions | 28 | | | | 5.3.1 | General operating conditions | 28 | | | | 5.3.2 | Operating conditions at power-up / power-down | 28 | | | | 5.3.3 | Embedded reset and power control block characteristics | 29 | | | | 5.3.4 | Embedded reference voltage | 29 | | | | 5.3.5 | Supply current characteristics | 30 | | | | 5.3.6 | External clock source characteristics | 39 | | | | 5.3.7 | Internal clock source characteristics | 43 | | | | 5.3.8 | PLL characteristics | 44 | | | | 5.3.9 | Memory characteristics | 45 | | | | 5.3.10 | EMC characteristics | 46 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | 47 | | | | 5.3.12 | I/O current injection characteristics | 48 | | | | | | | # List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------------------------|----| | Table 2. | STM32F102x4 and STM32F102x6 low-density USB access line features | | | | and peripheral counts | 9 | | Table 3. | STM32F102xx USB access line family | 12 | | Table 4. | Low-density STM32F102xx pin definitions | 20 | | Table 5. | Voltage characteristics | 26 | | Table 6. | Current characteristics | 27 | | Table 7. | Thermal characteristics | 27 | | Table 8. | General operating conditions | 28 | | Table 9. | Operating conditions at power-up / power-down | 28 | | Table 10. | Embedded reset and power control block characteristics | 29 | | Table 11. | Embedded internal reference voltage | 30 | | Table 12. | Maximum current consumption in Run mode, code with data processing running from Flash | 31 | | Table 13. | Maximum current consumption in Run mode, code with data processing running from RAM | | | Table 14. | Maximum current consumption in Sleep mode, code running from Flash or RAM | | | Table 15. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 16. | Typical current consumption in Run mode, code with data processing | 00 | | 14510 10. | running from Flash | 36 | | Table 17. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 18. | Peripheral current consumption | | | Table 19. | High-speed external user clock characteristics. | | | Table 20. | Low-speed external user clock characteristics | | | Table 21. | HSE 4-16 MHz oscillator characteristics | | | Table 22. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 23. | HSI oscillator characteristics | | | Table 24. | LSI oscillator characteristics | 44 | | Table 25. | Low-power mode wakeup timings | 44 | | Table 26. | PLL characteristics | | | Table 27. | Flash memory characteristics | 45 | | Table 28. | Flash memory endurance and data retention | 45 | | Table 29. | EMS characteristics | | | Table 30. | EMI characteristics | 47 | | Table 31. | ESD absolute maximum ratings | 47 | | Table 32. | Electrical sensitivities | 47 | | Table 33. | I/O current injection susceptibility | 48 | | Table 34. | I/O static characteristics | 49 | | Table 35. | Output voltage characteristics | | | Table 36. | I/O AC characteristics | 53 | | Table 37. | NRST pin characteristics | 54 | | Table 38. | TIMx characteristics | | | Table 39. | I <sup>2</sup> C characteristics | 57 | | Table 40. | SCL frequency (f <sub>PCLK1</sub> = 36 MHz, V <sub>DD_I2C</sub> = 3.3 V) | | | Table 41. | SPI characteristics | 59 | | Table 42. | USB startup time | | | Table 43. | USB DC electrical characteristics | | | Table 44 | USB: Full speed electrical characteristics of the driver | 62 | | Table 45. | ADC characteristics | 63 | |-----------|---------------------------------------------------------|----| | Table 46. | $R_{AIN}$ max for $f_{ADC}$ = 12 MHz | 64 | | Table 47. | ADC accuracy - limited test conditions | 64 | | Table 48. | ADC accuracy | 64 | | Table 49. | TS characteristics | 66 | | Table 50. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | | package mechanical data | 67 | | Table 51. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | mechanical data | 71 | | Table 52. | Package thermal characteristics | 73 | | Table 53. | Ordering information scheme | 75 | | Table 54. | Document revision history | 76 | | | | | # Low-power modes The STM32F102xx medium-density USB access line supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode The Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output or the RTC alarm. ### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and registers content are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), a IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ### **DMA** The flexible 7-channel general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general purpose timers TIMx and ADC. ### RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are ten 16-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low power RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural crystal deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare 57 register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. ### Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock. it can operate in Stop and Standby modes. It can be used as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. ### Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. ## SysTick timer This timer is dedicated for OS, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source ### General-purpose timers (TIMx) There are 2 synchronizable general-purpose timers embedded in the STM32F102xx medium-density USB access line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture, output compare, PWM or one-pulse mode output. This gives up to 12 input captures / output compares / PWMs on the LQFP48 and LQFP64 packages. The general-purpose timers can work together via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They both have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. ### I<sup>2</sup>C bus One I<sup>2</sup>C bus interface can operate in multi-master and slave modes. It can support standard and fast modes. It supports dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. The I<sup>2</sup>C interface can be served by DMA and they support SM Bus 2.0/PM Bus. # Universal synchronous/asynchronous receiver transmitter (USART) The available USART interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, support IrDA SIR ENDEC, are ISO 7816 compliant and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. ### Serial peripheral interface (SPI) The SPI is able to communicate up to 12 Mbit/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. The SPI can be served by the DMA controller. ## Universal serial bus (USB) The STM32F102xx medium-density USB access line embeds an USB device peripheral compatible with the USB Full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). ### **GPIOs** (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ### ADC (analog to digital converter) The 12-bit analog to digital converter has up to 16 external channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. ### Temperature sensor The temperature sensor has to generate a a voltage that varies linearly with temperature. The conversion range is between 2 V < V<sub>DDA</sub> < 3.6 V. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. # Serial wire JTAG debug port (SWJ-DP) The ARM® SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. # 3 Pinout and pin description Figure 3. STM32F102xx medium-density USB access line LQFP48 pinout Figure 4. STM32F102xx medium-density USB access line LQFP64 pinout Table 4. Low-density STM32F102xx pin definitions (continued) | Pi | ns | | | | | Alternate function | ons <sup>(3) (4)</sup> | |--------|--------|-------------------|---------------------|----------------------------|--------------------------------------------------|--------------------------|---------------------------------------| | LQFP48 | LQFP64 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 20 | 28 | PB2 | I/O | FT | PB2/BOOT1 | - | - | | 21 | 29 | PB10 | I/O | FT | PB10 | (8) | TIM2_CH3 | | 22 | 30 | PB11 | I/O | FT | PB11 | (8) | TIM2_CH4 | | 23 | 31 | V <sub>SS_1</sub> | S | - | V <sub>SS_1</sub> | - | - | | 24 | 32 | V <sub>DD_1</sub> | S | - | V <sub>DD_1</sub> | - | - | | 25 | 33 | PB12 | I/O | FT | PB12 | (8) | - | | 26 | 34 | PB13 | I/O | FT | PB13 | - | - | | 27 | 35 | PB14 | I/O | FT | PB14 | - | - | | 28 | 36 | PB15 | I/O | FT | PB15 | - | - | | - | 37 | PC6 | I/O | FT | PC6 | - | TIM3_CH1 | | - | 38 | PC7 | I/O | FT | PC7 | - | TIM3_CH2 | | - | 39 | PC8 | I/O | FT | PC8 | - | TIM3_CH3 | | - | 40 | PC9 | I/O | FT | PC9 | - | TIM3_CH4 | | 29 | 41 | PA8 | I/O | FT | PA8 | USART1_CK/MCO | - | | 30 | 42 | PA9 | I/O | FT | PA9 | USART1_TX <sup>(8)</sup> | - | | 31 | 43 | PA10 | I/O | FT | PA10 | USART1_RX <sup>(8)</sup> | - | | 32 | 44 | PA11 | I/O | FT | PA11 | USART1_CTS/USB_DM | - | | 33 | 45 | PA12 | I/O | FT | PA12 | USART1_RTS/USB_DP | - | | 34 | 46 | PA13 | I/O | FT | JTMS-<br>SWDIO | - | PA13 | | 35 | 47 | V <sub>SS_2</sub> | S | - | V <sub>SS_2</sub> | - | - | | 36 | 48 | V <sub>DD_2</sub> | S | - | V <sub>DD_2</sub> | - | - | | 37 | 49 | PA14 | I/O | FT | JTCK/<br>SWCLK | - | PA14 | | 38 | 50 | PA15 | I/O | FT | JTDI | - | TIM2_CH1_ETR<br>/ PA15<br>/SPI_NSS | | - | 51 | PC10 | I/O | FT | PC10 | - | - | | - | 52 | PC11 | I/O | FT | PC11 | - | - | | - | 53 | PC12 | I/O | FT | PC12 | - | - | | - | 54 | PD2 | I/O | FT | PD2 | - | - | | 39 | 55 | PB3 | I/O | FT | JTDO | - | TIM2_CH2/PB3/<br>TRACESWO/<br>SPI_SCK | Alternate functions(3) (4) **Pins** level<sup>(2)</sup> Type<sup>(1)</sup> Main function<sup>(3)</sup> QFP64 Pin name 0 (after reset) **Default** Remap TIM3 CH1/PB4 40 56 PB4 I/O FT **JNTRST** SPI MISO TIM3 CH2/ 41 57 PB5 I/O PB5 I2C SMBA SPI MOSI I2C SCL<sup>(8)</sup> 42 58 PB6 I/O FT PR6 **USART1 TX** 43 59 PB7 I/O FT PB7 12C SDA<sup>(8)</sup> USART1\_RX 44 60 BOOT0 1 BOOT0 PB8 I/O FT PB8 I2C SCL 45 61 62 PB9 I/O FT PB9 I2C\_SDA 46 S 47 63 $V_{SS\_3}$ $V_{SS_3}$ 64 $V_{DD_3}$ S $V_{DD_3}$ 48 Table 4. Low-density STM32F102xx pin definitions (continued) - 1. I = input, O = output, S = supply. - 2. FT= 5 V tolerant. - 3. Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripherals that is included. For example, if a device has only one SPI, two USARTs and two timers, they will be called SPI1, USART1 & USART2 and TIM2 & TIM 3, respectively. Refer to *Table 3 on page 12*. - 4. If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register). - PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED). - 6. Main function after the first backup domain power-up. Later on, it depends on the contents of the Backup registers even after reset (because these registers are not reset by the main reset). For details on how to manage these IOs, refer to the Battery backup domain and BKP register description sections in the STM32F102xx reference manual, available from the STMicroelectronics website: www.st.com. - 7. The pins number 5 and 6 in the LQFP48 package are configured as OSC\_IN/OSC\_OUT after reset, however the functionality of PD0 and PD1 can be remapped by software on these pins. For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual. The use of PD0 and PD1 in output mode is limited as they can only be used at 50 MHz in output mode. - 8. This alternate function can be remapped by software to some other port pins (if available on the used package). For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com. # 5 Electrical characteristics # 5.1 Parameter conditions Unless otherwise specified, all voltages are referred to V<sub>SS</sub>. ### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3 $\sigma$ ). # 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 2 V $\leq$ V $_{DD}$ $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). # 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. # 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 6. # 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 7*. # 5.1.7 Current consumption measurement IDD\_VBAT VBAT VDD VDD VDDA Figure 9. Current consumption measurement scheme # 5.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 5: Voltage characteristics*, *Table 6: Current characteristics*, and *Table 7: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. | Symbol | Ratings | Min | Max | Unit | |--------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------|----------------------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ and $V_{DD}$ ) <sup>(1)</sup> | -0.3 | 4.0 | | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on five volt tolerant pin | V <sub>SS</sub> – 0.3 | V <sub>DD</sub> + 4.0 | V | | V <sub>IN</sub> , | Input voltage on any other pin | V <sub>SS</sub> – 0.3 | 4.0 | | | $ \Delta V_{DDx} $ | Variations between different V <sub>DD</sub> power pins | - | 50 | | | V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> Electrostatic discharge voltage (human body model) | | | 3.11: Absolute i<br>electrical sensiti | | **Table 5. Voltage characteristics** All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. V<sub>IN</sub> maximum must always be respected. Refer to Table 6: Current characteristics for the maximum allowed injected current values. #### 5.3.3 Embedded reset and power control block characteristics The parameters given in *Table 10* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 8*. Table 10. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-----------------------------------------------|-----------------------------|--------------------|------|------|------| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | V | | | | PLS[2:0]=000 (falling edge) | 2.0 | 2.08 | 2.16 | V | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | V | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | V | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | V | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | 2.38 | V | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | V | | V | Programmable voltage detector level selection | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | V | | $V_{PVD}$ | | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | V | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | V | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | V | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | V | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | V | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | - | - | 100 | - | mV | | V | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | ٧ | | V <sub>POR/PDR</sub> | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | V | | V <sub>PDRhyst</sub> | PDR hysteresis | - | - | 40 | - | mV | | t <sub>RSTTEMPO</sub> (2) | Reset temporization | - | 1.5 | 2.5 | 4.5 | ms | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $V_{\mbox{POR}/\mbox{PDR}}$ value. #### 5.3.4 **Embedded reference voltage** The parameters given in *Table 11* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. DocID15057 Rev 5 29/78 <sup>2.</sup> Guaranteed by design, not tested in production. # On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 18*. The MCU is placed under the following conditions: - all I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature and V<sub>DD</sub> supply voltage conditions as summarized in Table 5. Table 18. Peripheral current consumption<sup>(1)</sup> | | Peripheral | μ <b>A</b> /MHz | |-------------------------|--------------------------|-----------------| | | DMA1 | 15.97 | | AHB (up to 48 MHz) | CRC | 1.67 | | | BusMatrix <sup>(2)</sup> | 8.33 | | | APB1-Bridge | 7.22 | | | TIM2 | 33.33 | | | TIM3 | 33.61 | | NPB1 (up to 24 MHz) | USART2 | 12.78 | | ADR1 (up to 24 MHz) | I2C1 | 10.83 | | A B (up to 24 Wil i2) | USB | 16.94 | | AI DI (up to 24 miliz) | WWDG | 3.33 | | | PWR | 1.94 | | | ВКР | 2.78 | | | IWDG | 1.39 | | | APB2-Bridge | 3.33 | | | GPIOA | 7.50 | | | GPIOB | 6.81 | | ADD2 (up to 48 MHz) | GPIOC | 7.22 | | | GPIOD | 6.94 | | APB2 (up to 48 MHz) | SPI1 | 4.86 | | | USART1 | 12.78 | | | ADC1 <sup>(3)</sup> (4) | 15.54 | - 1. $f_{HCLK}$ = 48 MHz, $f_{APB1}$ = $f_{HCLK}/2$ , $f_{APB2}$ = $f_{HCLK}$ , default prescaler value for each peripheral. - 2. The BusMatrix is automatically active when at least one master is ON. - 3. Specific conditions for ADC: $f_{HCLK}$ = 48 MHz, $f_{APB1}$ = $f_{HCLK}/2$ , $f_{APB2}$ = $f_{HCLK}$ , $f_{ADCCLK}$ = $f_{APB2}/4$ . - 4. When ADON bit in the ADC\_CR2 register is set to 1, there is an additional current consumption of 0, 68 mA. When we enable the ADC, there is an additional current consumption of 0, 06 mA. Figure 16. High-speed external clock source AC timing diagram - Refer to application note AN2868 "STM32F10xxx internal RC oscillator (HSI) calibration" available from the ST website www.st.com. - 3. Guaranteed by design, not tested in production. - 4. Based on characterization, not tested in production. - The actual frequency of HSI oscillator may be impacted by a reflow, but does not drift out of the specified range. # Low-speed internal (LSI) RC oscillator Table 24. LSI oscillator characteristics (1) | Symbol | Parameter | Min <sup>(2)</sup> | Тур | Max | Unit | |-------------------------------------|----------------------------------|--------------------|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 60 | kHz | | t <sub>su(LSI)</sub> (3) | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | - | 0.65 | 1.2 | μA | - 1. $V_{DD}$ = 3 V, $T_A$ = -40 to 85 °C unless otherwise specified. - 2. Based on characterization, not tested in production. - 3. Guaranteed by design, not tested in production. ### Wakeup time from low-power mode The wakeup times given in *Table 25* is measured on a wakeup phase with a 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or Standby mode: the clock source is the RC oscillator - Sleep mode: the clock source is the clock that was set before entering Sleep mode. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. Table 25. Low-power mode wakeup timings | Symbol | Parameter | Тур | Unit | |--------------------------|-----------------------------------------------------|-----|------| | t <sub>WUSLEEP</sub> (1) | 1.8 | μs | | | | Wakeup from Stop mode (regulator in run mode) | 3.6 | | | t <sub>wustop</sub> (1) | Wakeup from Stop mode (regulator in low-power mode) | 5.4 | μs | | t <sub>WUSTDBY</sub> (1) | Wakeup from Standby mode | 50 | μs | The wakeup times are measured from the wakeup event to the point at which the user application code reads the first instruction. ### 5.3.8 PLL characteristics The parameters given in *Table 26* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 8*. Figure 25. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 39. Otherwise the reset will not be taken into account by the device. **47**/ | Symbol | | Parameter Conditions | | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | |--------|--------------------------------|--------------------------------------|------------------------------------------|---------------------|---------------------|----------| | | $V_{DD}$ | USB operating voltage <sup>(2)</sup> | - | 3.0 <sup>(3)</sup> | 3.6 | V | | Input | V <sub>DI</sub> <sup>(4)</sup> | Differential input sensitivity | I(USB_DP, USB_DM) | 0.2 | - | | | | V <sub>CM</sub> <sup>(4)</sup> | Differential common mode range | Includes V <sub>DI</sub> range | 8.0 | 2.5 | V | | | V <sub>SE</sub> <sup>(4)</sup> | Single ended receiver threshold | - | 1.3 | 2.0 | | | Output | $V_{OL}$ | Static output level low | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(5)}$ | - | 0.3 | V | | levels | V <sub>OH</sub> | Static output level high | $R_L$ of 15 kΩ to $V_{SS}^{(5)}$ | 2.8 | 3.6 | <b>v</b> | Table 43. USB DC electrical characteristics - 1. All the voltages are measured from the local ground potential. - 2. To be compliant with the USB 2.0 full-speed electrical specification, the USB\_DP (D+) pin should be pulled up with a 1.5 k $\Omega$ resistor to a 3.0-to-3.6 V voltage range. - 3. The STM32F102xx USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V $\rm V_{DD}$ voltage range. - 4. Guaranteed by design, not tested in production. - 5. RI is the load connected on the USB drivers Differential Data Lines VCRS VSS tf tr ai14137 Figure 30. USB timings: definition of data signal rise and fall time Table 44. USB: Full speed electrical characteristics of the driver<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|---------------------------------|-----|-----|------| | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> / t <sub>f</sub> | 90 | 110 | % | | V <sub>CRS</sub> | Output signal crossover voltage | - | 1.3 | 2.0 | V | - 1. Guaranteed by design, not tested in production. - Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). # 5.3.17 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 45* are derived from tests performed under ambient temperature, f<sub>PCLK2</sub> frequency and V<sub>DDA</sub> supply voltage conditions summarized in *Table 8*. Note: It is recommended to perform a calibration after each power-up. | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | R <sub>AIN</sub> max (kΩ) | |-------------------------|---------------------|---------------------------| | 1.5 | 0.13 | 0.4 | | 7.5 | 0.63 | 5.9 | | 13.5 | 1.13 | 11.4 | | 28.5 | 2.38 | 25.2 | | 41.5 | 3.46 | 37.2 | | 55.5 | 4.63 | 50 | | 71.5 | 5.96 | NA | | 239.5 | 19.96 | NA | Table 46. $R_{AIN}$ max for $f_{ADC} = 12 \text{ MHz}^{(1)}$ Table 47. ADC accuracy - limited test conditions<sup>(1)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(2)</sup> | Unit | |--------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | $f_{PCLK2}$ = 48 MHz.<br>$f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 3 V to 3.6 V<br>$T_A$ = 25 °C<br>Measurements made after<br>ADC calibration | ±1.3 | ±2 | | | EO | Offset error | | ±1 | ±1.5 | | | EG | Gain error | | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | | ±0.7 | ±1 | | | EL | Integral linearity error | | ±0.8 | ±1.5 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. Table 48. ADC accuracy<sup>(1)</sup> (2) (3) | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | $f_{PCLK2}$ = 48 MHz.<br>$f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 2.4 V to 3.6 V<br>Measurements made after<br>ADC calibration | ±2 | ±5 | | | EO | Offset error | | ±1.5 | ±2.5 | | | EG | Gain error | | ±1.5 | ±3 | LSB | | ED | Differential linearity error | | ±1 | ±2 | | | EL | Integral linearity error | | ±1.5 | ±3 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. - 2. Better performance could be achieved in restricted V<sub>DD</sub>, frequency and temperature ranges. - 3. ADC accuracy vs. negative injection current: Injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 5.3.13 does not affect the ADC accuracy. - 4. Based on characterization, not tested in production. <sup>1.</sup> Data guaranteed by design, not tested in production. <sup>2.</sup> Based on characterization, not tested in production. ### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved