# E·XFL

# NXP USA Inc. - MM912H634DV1AE Datasheet



Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

#### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

#### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application charific microcontrollars are analyzared to

#### Details

| Product Status          | Active                                                                 |
|-------------------------|------------------------------------------------------------------------|
| Applications            | Automotive                                                             |
| Core Processor          | S12                                                                    |
| Program Memory Type     | FLASH (64kB)                                                           |
| Controller Series       | HCS12                                                                  |
| RAM Size                | 6K × 8                                                                 |
| Interface               | LIN, SCI                                                               |
| Number of I/O           | 9                                                                      |
| Voltage - Supply        | 2.25V ~ 5.5V                                                           |
| Operating Temperature   | -40°C ~ 105°C                                                          |
| Mounting Type           | Surface Mount                                                          |
| Package / Case          | 48-LQFP Exposed Pad                                                    |
| Supplier Device Package | 48-HLQFP (7x7)                                                         |
| Purchase URL            | https://www.e-xfl.com/product-detail/nxp-semiconductors/mm912h634dv1ae |
|                         |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Ratings                                                                       | Symbol               | Min  | Тур  | Max | Unit |
|-------------------------------------------------------------------------------|----------------------|------|------|-----|------|
| Current Limitation                                                            | I <sub>HSUP</sub>    | 40   | 70   | 90  | mA   |
| Output Drain-to-Source On resistance                                          |                      |      |      |     |      |
| T _ J = 150 °C, ILOAD = 30 mA; 5.5 V $\leq~$ VSUP $\leq~$ 16 V                | R <sub>DS(ON)</sub>  | -    | -    | 10  | Ohm  |
| T_J = 150 °C, ILOAD = 30 mA; 3.7 V $\leq$ VSUP < 5.5 V                        |                      | -    | -    | 12  |      |
| Output Voltage: (18 V $\leq$ V <sub>SUP</sub> $\leq$ 27 V)                    | VHSUP <sub>MAX</sub> | 16   | 17.5 | 18  | V    |
| Load Regulation (1.0 mA < I <sub>HSUP</sub> < 30 mA; V <sub>SUP</sub> > 18 V) | LD <sub>HSUP</sub>   | -    | -    | 500 | mV   |
| Hall Supply Capacitor Range                                                   | C <sub>HSUP</sub>    | 0.22 | -    | 10  | μF   |
| External Capacitor ESR                                                        | C <sub>HSUP_R</sub>  | -    | -    | 10  | Ohm  |

#### Table 16. Static Electrical Characteristics - Hall Sensor Supply Output - HSUP

| Table 17. Static Electrical Characteristics - High Side Drive | vers - HS |
|---------------------------------------------------------------|-----------|
|---------------------------------------------------------------|-----------|

| Ratings                                                                              | Symbol              | Min                 | Тур | Мах | Unit |
|--------------------------------------------------------------------------------------|---------------------|---------------------|-----|-----|------|
| Output Drain-to-Source On resistance                                                 |                     |                     |     |     |      |
| T <sub>J</sub> = 25 °C, I <sub>LOAD</sub> = 50 mA; V <sub>SUP</sub> > 9.0 V          |                     | -                   | -   | 7.0 | Ohan |
| T <sub>J</sub> = 150 °C, I <sub>LOAD</sub> = 50 mA; V <sub>SUP</sub> > 9.0 V         | R <sub>DS(ON)</sub> | -                   | -   | 10  | Onm  |
| T <sub>J</sub> = 150 °C, I <sub>LOAD</sub> = 30 mA; 5.5 V < V <sub>SUP</sub> < 9.0 V |                     | -                   | -   | 14  |      |
| Output Current Limitation (0 V < V <sub>OUT</sub> < V <sub>SUP</sub> - 2.0 V)        | I <sub>LIMHSX</sub> | 60                  | 110 | 250 | mA   |
| Open Load Current Detection                                                          | I <sub>OLHSX</sub>  | -                   | 5.0 | 7.5 | mA   |
| Leakage Current (-0.2 V < V <sub>HSx</sub> < V <sub>S2</sub> + 0.2 V)                | I <sub>LEAK</sub>   | -                   | -   | 10  | μA   |
| Current Limitation Flag Threshold (5.5 V < $V_{SUP}$ < 27 V)                         | V <sub>THSC</sub>   | V <sub>SUP</sub> -2 | -   | -   | V    |

# Table 18. Static Electrical Characteristics - Low Side Drivers - LS

| Ratings                                                                            | Symbol              | Min | Тур | Мах | Unit |
|------------------------------------------------------------------------------------|---------------------|-----|-----|-----|------|
| Output Drain-to-Source On resistance                                               |                     |     |     |     |      |
| T <sub>J</sub> = 25 °C, I <sub>LOAD</sub> = 150 mA, V <sub>SUP</sub> > 9.0 V       |                     | -   | -   | 2.5 | Ohm  |
| T <sub>J</sub> = 150 °C, I <sub>LOAD</sub> = 150 mA, V <sub>SUP</sub> > 9.0 V      | R <sub>DS(ON)</sub> | -   | -   | 4.5 | Onm  |
| $T_{\rm J}$ = 150 °C, I <sub>LOAD</sub> = 120 mA, 5.5 V < V <sub>SUP</sub> < 9.0 V |                     | -   | -   | 10  |      |
| Output Current Limitation (2.0 V < V <sub>OUT</sub> < V <sub>SUP</sub> )           | I <sub>LIMLSX</sub> | 180 | 275 | 380 | mA   |
| Open Load Current Detection                                                        | I <sub>OLLSX</sub>  | -   | 8.0 | 12  | mA   |
| Leakage Current (-0.2 V < V <sub>OUT</sub> < VS1)                                  | I <sub>LEAK</sub>   | -   | -   | 10  | μΑ   |
| Active Output Energy Clamp (I <sub>OUT</sub> = 150 mA)                             | V <sub>CLAMP</sub>  | 40  | -   | 45  | V    |
| Coil Series Resistance (I <sub>OUT</sub> = 150 mA)                                 | R <sub>COIL</sub>   | 120 | -   |     | Ohm  |
| Coil Inductance (I <sub>OUT</sub> = 150 mA)                                        | R <sub>COIL</sub>   | -   | -   | 400 | mH   |
| Current Limitation Flag Threshold (5.5 V < V <sub>SUP</sub> < 27 V)                | V <sub>THSC</sub>   | 2.0 | -   | -   | V    |

# Table 19. Static Electrical Characteristics - LIN Physical Layer Interface - LIN

| Ratings                                                                                                                                                                                       | Symbol                   | Min  | Тур | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-----|-----|------|
| Current Limitation for Driver dominant state. V <sub>BUS</sub> = 18 V                                                                                                                         | I <sub>BUSLIM</sub>      | 40   | 120 | 200 | mA   |
| Input Leakage Current at the Receiver incl. Pull-up Resistor RSLAVE; Driver OFF; $V_{BUS}$ = 0 V; $V_{BAT}$ = 12 V                                                                            | I <sub>BUS_PAS_DOM</sub> | -1.0 | -   | -   | mA   |
| Input Leakage Current at the Receiver incl. Pull-up Resistor RSLAVE; Driver OFF;<br>8.0 V < V <sub>BAT</sub> < 18 V; 8.0 V < V <sub>BUS</sub> < 18 V; V <sub>BUS</sub> $\ge$ V <sub>BAT</sub> | I <sub>BUS_PAS_REC</sub> | -    | -   | 20  | μA   |

**Electrical Characteristics** 

| Ratings                                                                                            | Symbol              | Min                   | Тур  | Мах   | Unit |
|----------------------------------------------------------------------------------------------------|---------------------|-----------------------|------|-------|------|
| Input Low Voltage (VS1 = 3.7 V)                                                                    | V <sub>IL3.7</sub>  | V <sub>SS</sub> -0.3  | -    | 1.4   | V    |
| Input Hysteresis (VS1 = 3.7 V)                                                                     | V <sub>HYS3.7</sub> | 100                   | 200  | 300   | mV   |
| Input Leakage Current (pins in high-impedance input mode) $(V_{IN} = V_{DDX} \text{ or } V_{SSX})$ | I <sub>IN</sub>     | -1.0                  | -    | 1.0   | μA   |
| Output High Voltage (pins in output mode) Full drive I <sub>OH</sub> = -10 mA                      | V <sub>OH</sub>     | V <sub>DDX</sub> -0.8 | -    | -     | V    |
| Output Low Voltage (pins in output mode) Full drive I <sub>OL</sub> = 10 mA                        | V <sub>OL</sub>     | -                     | -    | 0.8   | V    |
| Internal Pull-up Resistance (V <sub>IH</sub> min > Input voltage > V <sub>IL</sub> max)            | R <sub>PUL</sub>    | 26.25                 | 37.5 | 48.75 | kOhm |
| Input Capacitance                                                                                  | C <sub>IN</sub>     | -                     | 6.0  | -     | pF   |
| Clamp Voltage when selected as analog input                                                        | V <sub>CL_AIN</sub> | VDD                   | -    | -     | V    |
| Analog Input impedance = 10 kOhm max, Capacitance = 12 pF                                          | R <sub>AIN</sub>    | -                     | -    | 10    | kOhm |
| Analog Input Capacitance = 12 pF                                                                   | C <sub>AIN</sub>    | -                     | 12   | -     | pF   |
| Maximum current all PTB combined (VDDX capability)                                                 | I <sub>BMAX</sub>   | -15                   | -    | 15    | mA   |
| Output Drive strength at 10 MHz                                                                    | C <sub>OUT</sub>    | -                     | -    | 100   | pF   |

# Table 21. Static Electrical Characteristics - General Purpose I/O - PTB[0...2]

# Table 22. Static Electrical Characteristics - Analog Digital Converter - ADC<sup>(27)</sup>

| Ratings                                                                                                                                                                            | Symbol                      | Min  | Тур  | Max  | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|------|------|
| ADC2p5 Reference Voltage<br>5.5 V < V <sub>SUP</sub> < 27 V                                                                                                                        | V <sub>ADC2p5RU</sub><br>N  | 2,45 | 2.5  | 2.55 | V    |
| ADC2p5 Reference Stop Mode Output Voltage                                                                                                                                          | V <sub>ADC2p5ST</sub><br>OP | -    | -    | 100  | mV   |
| Line Regulation, Normal Mode                                                                                                                                                       | LR <sub>RUNA</sub>          | -    | 10   | 12.5 | mV   |
| External Capacitor                                                                                                                                                                 | C <sub>ADC2p5</sub>         | 0.1  | -    | 1.0  | μF   |
| External Capacitor ESR                                                                                                                                                             | C <sub>VDD_R</sub>          | -    | -    | 10   | Ohm  |
| Scale Factor Error                                                                                                                                                                 | E <sub>SCALE</sub>          | -1   | -    | 1    | LSB  |
| Differential Linearity Error                                                                                                                                                       | E <sub>DNL</sub>            | -1.5 | -    | 1.5  | LSB  |
| Integral Linearity Error                                                                                                                                                           | E <sub>INL</sub>            | -1.5 | -    | 1.5  | LSB  |
| Zero Offset Error                                                                                                                                                                  | E <sub>OFF</sub>            | -2.0 | -    | 2.0  | LSB  |
| Quantization Error                                                                                                                                                                 | EQ                          | -0.5 | -    | 0.5  | LSB  |
| Total Error with offset compensation                                                                                                                                               | TE                          | -5.0 | -    | 5.0  | LSB  |
| Bandgap measurement Channel (CH14) Valid Result Range (including $\pm 7.0\%$ bg1p25sleep accuracy + high-impedance measurement error of $\pm 5.0\%$ at $f_{ADC}$ ) <sup>(28)</sup> | AD <sub>CH14</sub>          | 1.1  | 1.25 | 1.4  | V    |

Note:

27. No external load allowed on the ADC2p5 pin.

28. Reduced ADC frequency will lower measurement error.

# 5.3.3.1 Current Sense Module

For device options with the current sense module not available, the following considerations are to be made.

### 5.3.3.1.1 Pinout considerations

# Table 78. ISENSE - Pin Considerations

| PIN | PIN name for option 1 | New PIN name | Comment                                                             |
|-----|-----------------------|--------------|---------------------------------------------------------------------|
| 40  | ISENSEL               | NC           | ISENSE feature not bonded and/or not tested. Connect PINs 40 and 41 |
| 41  | ISENSEH               | NC           | (NC) to GND.                                                        |

# 5.3.3.1.2 Register Considerations

The Current Sense Register must remain in default (0x00) state.

| Offset                                                            | Name                                                      |   | 7     | 6    | 5 | 4     | 3    | 2    | 1    | 0    |
|-------------------------------------------------------------------|-----------------------------------------------------------|---|-------|------|---|-------|------|------|------|------|
| 0x30                                                              | CSR R                                                     |   | CSE   | 0    | 0 | 0     | CCD  | 2020 |      |      |
| 0,00                                                              | Current Sense Register                                    | W | OOL   |      |   |       | 000  |      |      |      |
| The Conversion Control Register - Bit 9 must always be written 0. |                                                           |   |       |      |   |       |      |      |      |      |
| 0x82                                                              | ACCR (hi)                                                 | R | CH15  | CH14 | 0 | CH12  | CH11 | CH10 | СН9  | CH8  |
| 07.02                                                             | ADC Conversion Ctrl Reg                                   | W | 01110 |      |   | 01112 | onn  | onno | 0110 | 0110 |
| The Conv                                                          | The Conversion Complete Register - Bit 9 must be ignored. |   |       |      |   |       |      |      |      |      |
| 0v84                                                              | ACCSR (hi)                                                | R | CC15  | CC14 | 0 | CC12  | CC11 | CC10 | CC9  | CC8  |
| 0704                                                              | ADC Conv Complete Reg                                     | w |       |      |   |       |      |      |      |      |
| The ADC Data Result Reg 9 must be ignored.                        |                                                           |   |       |      |   |       |      |      |      |      |

| 0208  | ADR9 (hi)                  |   | adr9 9 | adr9 8 | adr9 7 | adr9 6 | adr9 5 | adr9 4 | adr9 3 | adr9 2 |
|-------|----------------------------|---|--------|--------|--------|--------|--------|--------|--------|--------|
| 0,290 | ADC Data Result Register 9 | W |        |        |        |        |        |        |        |        |
| 0x99  | ADR9 (lo)                  | R | adr9 1 | adr9 0 | 0      | 0      | 0      | 0      | 0      | 0      |
|       | ADC Data Result Register 9 | W |        |        |        |        |        |        |        |        |

#### 5.3.3.1.3 Functional Considerations

• The complete Current Sense Module is not available.

• The ADC Channel 9 is not available.

# 5.3.3.2 Wake-up Inputs (Lx)

For device options with reduced number of wake up inputs (Lx), the following considerations are to be made.

### 5.3.3.2.1 Pinout considerations

#### Table 79. Lx - Pin Considerations

| PIN  | PIN Name for<br>Option 1 | New PIN<br>name | Comment                                                                                                                                                                                                                 |
|------|--------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3136 | Lx                       | NC              | One or more Lx wake up inputs are not available based on the analog die option. Not available Lx inputs are not bonded and/or not tested. Connect not available Lx pins (NC) to GND. RLx is not required on those pins. |

#### **Power Supply**

# 5.5 Power Supply

The MM912\_634 analog die supplies VDD (2.5 V), VDDX (5.0 V), and HSUP, based on the supply voltage applied to the VS1 pin. VDD is cascaded of the VDDX regulator. To separate the High Side outputs from the main power supply, the VS2 pin does only power the High Side drivers. Both supply pins have to be externally protected against reverse battery conditions. To supply external Hall Effect Sensors, the HSUP pin will supply a switchable regulated supply. See Section 5.11, "Hall Sensor Supply Output - HSUP".



A reverse battery protected input (VSENSE) is implemented to measure the Battery Voltage directly. A serial resistor (RVSENSE) is required on this pin. See Section 5.23, "Supply Voltage Sense - VSENSE". In addition, the VS1 supply can be routed to the ADC (VS1SENSE) to measure the VS1 pin voltage directly. See Section 5.24, "Internal Supply Voltage Sense - VS1SENSE".

To have an independent ADC verification, the internal sleep mode bandgap voltage can be routed to the ADC (BANDGAP). As this node is independent from the ADC reference, any out of range result would indicate malfunctioning ADC or Bandgap reference. See Section 5.25, "Internal Bandgap Reference Voltage Sense - BANDGAP".

To stabilize the internal ADC reference voltage for higher precision measurements, the current limited ADC2p5 pin needs to be connected to an external filter capacitor (CADC2p5). It is not recommended to connect additional loads to this pin. See Section 5.20, "Analog Digital Converter - ADC".

The following safety features are implemented:

- LBI Low Battery Interrupt, internally measured at VSENSE
- LVI Low Voltage Interrupt, internally measured at VS1
- HVI High Voltage Interrupt, internally measured at VS2
- · VROVI Voltage Regulator Over-voltage Interrupt internally measured at VDD and VDDX
- LVR Low Voltage Reset, internally measured at VDD
- LVRX Low Voltage Reset, internally measured at VDDX
- HTI High Temperature Interrupt measured between the VDD and VDDX regulators
- Over-temperature Shutdown measured between the VDD and VDDX regulators



Figure 17. MM912\_634 Power Supply

MM912\_634 Advance Information, Rev. 10.0

# 5.14.3.1.3 PWM Clock Select (PCLKx)

Each PWM channel has a choice of two clocks to use as the clock source for that channel as described by the following.

### NOTE

Register bits PCLK0 and PCLK1 can be written anytime. If a clock select changes while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition.

# 5.14.3.1.4 PWM Center Align Enable (CAEx)

The CAEx bits select either center aligned outputs or left aligned output for both PWM channels. If the CAEx bit is set to a one, the corresponding PWM output will be center aligned. If the CAEx bit is cleared, the corresponding PWM output will be left aligned. See Section 5.14.4.2.5, "Left Aligned Outputs" and Section 5.14.4.2.6, "Center Aligned Outputs" for a more detailed description of the PWM output modes.

#### NOTE

Write these bits only when the corresponding channel is disabled.

# 5.14.3.2 PWM Prescale Clock Select Register (PWMPRCLK)

This register selects the prescale clock source for clocks A and B independently.

#### Table 121. PWM Prescale Clock Select Register (PWMPRCLK)

| Offset <sup>(91)</sup> | 0x61 |        |         |        |   |         | Access: | User read/write |
|------------------------|------|--------|---------|--------|---|---------|---------|-----------------|
|                        | 7    | 6      | 5       | 4      | 3 | 2       | 1       | 0               |
| R                      | 0    | PCKB2  | PCKB1   | PCKB0  | 0 | PCKA2   | PCKA1   | PCKAO           |
| W                      |      | T OND2 | T ORB T | T CREU |   | 1 01042 | I CIXAI | 1 01040         |
| Reset                  | 0    | 0      | 0       | 0      | 0 | 0       | 0       | 0               |

Note:

91. Offset related to 0x0200 for blocking access and 0x300 for non blocking access within the global address space.

#### Table 122. PWMPRCLK - Register Field Descriptions

| Field            | Description                                                                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6–4<br>PCKB[2:0] | Prescaler Select for Clock B — Clock B is one of two clock sources which can be used for channel 1. These three bits determine the rate of clock B, as shown in Table 123. |
| 2–0<br>PCKA[2:0] | Prescaler Select for Clock A — Clock A is one of two clock sources which can be used for channel 0. These three bits determine the rate of clock A, as shown in Table 124. |

#### Table 123. Clock B Prescaler Selects

| PCKB2 | PCKB1 | PCKB0 | Value of Clock B |
|-------|-------|-------|------------------|
| 0     | 0     | 0     | D2D clock        |
| 0     | 0     | 1     | D2D clock / 2    |
| 0     | 1     | 0     | D2D clock / 4    |
| 0     | 1     | 1     | D2D clock / 8    |
| 1     | 0     | 0     | D2D clock / 16   |
| 1     | 0     | 1     | D2D clock / 32   |
| 1     | 1     | 0     | D2D clock / 64   |
| 1     | 1     | 1     | D2D clock / 128  |

# 5.16.2.3 SCI Control Register 2 (SCIC2)

This register can be read or written at any time.

Table 140. SCI Control Register 2 (SCIC2)

| Offset <sup>(102</sup> ) | 0x43 |      |     |      |    |    | Access: | User read/write |
|--------------------------|------|------|-----|------|----|----|---------|-----------------|
|                          | 7    | 6    | 5   | 4    | 3  | 2  | 1       | 0               |
| R<br>W                   | TIE  | TCIE | RIE | ILIE | TE | RE | RWU     | SBK             |
| Reset                    | 0    | 0    | 0   | 0    | 0  | 0  | 0       | 0               |

Note:

102. Offset related to 0x0200 for blocking access and 0x300 for non blocking access within the global address space.

| Field    | Description                                                                                                                              |  |  |  |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7        | Transmit Interrupt Enable (for TDRE)                                                                                                     |  |  |  |  |  |
| ,<br>TIE | 0 Hardware interrupts from TDRE disabled (use polling).                                                                                  |  |  |  |  |  |
|          | 1 Hardware interrupt requested when TDRE flag is 1.                                                                                      |  |  |  |  |  |
| 6        | Transmission Complete Interrupt Enable (for TC)                                                                                          |  |  |  |  |  |
| TCIE     | 0 Hardware interrupts from TC disabled (use polling).                                                                                    |  |  |  |  |  |
| 1012     | 1 Hardware interrupt requested when TC flag is 1.                                                                                        |  |  |  |  |  |
| 5        | Receiver Interrupt Enable (for RDRF)                                                                                                     |  |  |  |  |  |
| RIF      | 0 Hardware interrupts from RDRF disabled (use polling).                                                                                  |  |  |  |  |  |
|          | 1 Hardware interrupt requested when RDRF flag is 1.                                                                                      |  |  |  |  |  |
| 4        | Idle Line Interrupt Enable (for IDLE)                                                                                                    |  |  |  |  |  |
| -<br>LIF | 0 Hardware interrupts from IDLE disabled (use polling).                                                                                  |  |  |  |  |  |
| LIL      | 1 Hardware interrupt requested when IDLE flag is 1.                                                                                      |  |  |  |  |  |
|          | Transmitter Enable                                                                                                                       |  |  |  |  |  |
|          | 0 Transmitter off.                                                                                                                       |  |  |  |  |  |
|          | 1 Transmitter on.                                                                                                                        |  |  |  |  |  |
|          | TE must be 1 in order to use the SCI transmitter. When TE = 1, the SCI forces the TxD pin to act as an output for the SCI                |  |  |  |  |  |
| 3        | system.<br>When the SCL is configured for single-wire operation (LOOPS = RSRC = 1) TXDIR controls the direction of traffic on the single |  |  |  |  |  |
| IE       | SCI communication line (TxD pin).                                                                                                        |  |  |  |  |  |
|          | TE also can be used to queue an idle character by writing TE = 0 then TE = 1 while a transmission is in progress. Refer to               |  |  |  |  |  |
|          | Section 5.16.3.2.1, "Send Break and Queued Idle" for more details.                                                                       |  |  |  |  |  |
|          | finishes transmitting before allowing the pin to revert to a general-purpose I/O pin.                                                    |  |  |  |  |  |
|          | Receiver Enable — When the SCI receiver is off, the RxD pin reverts to being a general-purpose port I/O pin. If LOOPS = 1                |  |  |  |  |  |
| 2        | the RxD pin reverts to being a general-purpose I/O pin even if RE = 1.                                                                   |  |  |  |  |  |
| RE       | 0 Receiver off.                                                                                                                          |  |  |  |  |  |
|          | 1 Receiver on.                                                                                                                           |  |  |  |  |  |
|          |                                                                                                                                          |  |  |  |  |  |

#### Table 141. SCIC2 Field Descriptions

### Table 173. TSCR1 - Register Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TEN   | Timer Enable<br>1 = Enables the timer.<br>0 = Disables the timer. (Used for reducing power consumption).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4<br>TFFCA | <ul> <li>Timer Fast Flag Clear All</li> <li>1 = For TFLG1 register, a read from an input capture or a write to the output compare channel [TC 3:0] causes the corresponding channel flag, CnF, to be cleared.For TFLG2 register, any access to the TCNT register clears the TOF flag. Any access to the PACNT registers clears the PAOVF and PAIF bits in the PAFLG register. This has the advantage of eliminating software overhead in a separate clear sequence. Extra care is required to avoid accidental flag clearing due to unintended accesses.</li> <li>0 = Allows the timer flag clearing.</li> </ul> |

### 5.19.3.3.7 Timer Toggle On Overflow Register 1 (TTOV)

#### Table 174. Timer Toggle On Overflow Register 1 (TTOV)

| Offset <sup>(123)</sup> | 0xC7 |   |   |   |      |       | Access: | User read/write |
|-------------------------|------|---|---|---|------|-------|---------|-----------------|
|                         | 7    | 6 | 5 | 4 | 3    | 2     | 1       | 0               |
| R                       | 0    | 0 | 0 | 0 | TOV3 | TOV/2 | TOV1    | ΤΟΛΟ            |
| W                       |      |   |   |   | 1013 | 1072  | 1001    | 1000            |
| Reset                   | 0    | 0 | 0 | 0 | 0    | 0     | 0       | 0               |

Note:

123. Offset related to 0x0200 for blocking access and 0x300 for non blocking access within the global address space.

#### Table 175. TTOV - Register Field Descriptions

| Field    | Description                                                 |
|----------|-------------------------------------------------------------|
| 3-0      | Toggle On Overflow Bits                                     |
|          | 1 = Toggle output compare pin on overflow feature enabled.  |
| 100[3-0] | 0 = Toggle output compare pin on overflow feature disabled. |

#### NOTE

TOVn toggles output compare pin on overflow. This feature only takes effect when the corresponding channel is configured for an output compare mode. When set, an overflow toggle on the output compare pin takes precedence over forced output compare events.

### 5.19.3.3.8 Timer Control Register 1 (TCTL1)

#### Table 176. Timer Control Register 1 (TCTL1)

| Offset | 0xC8 |     |     |     |     |     | Access: | User read/write |
|--------|------|-----|-----|-----|-----|-----|---------|-----------------|
|        | 7    | 6   | 5   | 4   | 3   | 2   | 1       | 0               |
| R<br>W | OM3  | OL3 | OM2 | OL2 | OM1 | OL1 | OM0     | OL0             |
| Reset  | 0    | 0   | 0   | 0   | 0   | 0   | 0       | 0               |
| Noto:  |      |     |     |     |     |     |         |                 |

Note

.(124)

124. Offset related to 0x0200 for blocking access and 0x300 for non blocking access within the global address space.

# 5.19.4 Functional Description

# 5.19.4.1 General

This section provides a complete functional description of the timer TIM16B4C block. Refer to the detailed timer block diagram in Figure 34 as necessary.



Figure 34. Detailed Timer Block Diagram

# 5.19.4.2 Prescaler

The prescaler divides the bus clock by 1, 2, 4, 8, 16, 32, 64, or 128. The prescaler select bits, PR[2:0], select the prescaler divisor. PR[2:0] are in the timer system control register 2 (TSCR2).

# 5.19.4.3 Input Capture

Clearing the I/O (input/output) select bit, IOSn, configures channel n as an input capture channel. The input capture function captures the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the timer transfers the value in the timer counter into the timer channel registers, TCn.

The minimum pulse width for the input capture input is greater than two bus clocks.

An input capture on channel n sets the CnF flag. The CnI bit enables the CnF flag to generate interrupt requests.

# Analog Digital Converter - ADC

# 5.20 Analog Digital Converter - ADC

# 5.20.1 Introduction

# 5.20.1.1 Overview

In order to sample the MM912\_634 analog die analog sources, a 10-bit resolution successive approximation Analog to Digital Converter has been implemented. Controlled by the A/D Control Logic (ADC Wrapper), the Analog Digital Converter allows fast and high precision conversions.



Figure 35. Analog Digital Converter Block Diagram

# 5.20.1.2 Features

- 10-bit resolution
- 13 µs (typ.), 10-bit Single Sample + Conversion Time
- External ADC2p5 pin with over-current protection to filter the analog reference voltage
- Total Error (TE) of ± 5 LSB without offset calibration active
- Integrated selectable offset compensation
- 14 + 1 analog channels (AD0...8; ISENSE, TSENSE and VSENSE, VS1SENSE, BANDGAP, plus calibration channel)
- Sequence- and Continuous Conversion Mode with IRQ for Sequence Complete indication
- Dedicated Result register for each channel

# 5.20.2 Modes of Operation

The Analog Digital Converter Module is active only in normal mode; it is disabled in Sleep and Stop mode.

# 5.20.3 External Signal Description

This section lists and describes the signals that do connect off-chip. Table 197 shows all the pins and their functions that are controlled by the Analog Digital Converter Module.



# Analog Digital Converter - ADC

| Pin Name | Pin Function &<br>Priority | I/O | Description                                                                                             | Pin Function<br>after Reset |
|----------|----------------------------|-----|---------------------------------------------------------------------------------------------------------|-----------------------------|
| AGND     | Analog Ground              | -   | Analog Ground Connection                                                                                | -                           |
| ADC2p5   | Analog Regulator           | -   | Analog Digital Converter Regulator Filter Terminal. A capacitor $C_{ADC2p5}$ is required for operation. | -                           |

#### Table 197. ADC - Pin Functions and Priorities

# 5.20.4 Memory Map and Register Definition

# 5.20.4.1 Module Memory Map

Table 198 shows the register map of the Analog Digital Converter Module. All Register addresses given are referenced to the D2D interface offset.

| Register /<br>Offset <sup>(138)</sup> |         | Bit 7  | 6           | 5   | 4      | 3           | 2     | 1     | Bit 0 |
|---------------------------------------|---------|--------|-------------|-----|--------|-------------|-------|-------|-------|
| 0x80<br>ACR                           | R<br>W  | SCIE   | CCE         | OCE | ADCRST | 0           | PS2   | PS1   | PS0   |
| 0x81                                  | R       | SCF    | 2p5CLF      | 0   | 0      | CCNT3       | CCNT2 | CCNT1 | CCNT0 |
| ASR                                   | W       |        |             |     |        |             |       |       |       |
| 0x82<br>ACCR (hi)                     | R<br>W  | CH15   | CH14        | 0   | - CH12 | CH11        | CH10  | СН9   | CH8   |
| 0x83<br>ACCR (lo)                     | R<br>W  | CH7    | CH6         | CH5 | CH4    | CH3         | CH2   | CH1   | CH0   |
| 0x84                                  | R       | CC15   | CC14        | 0   | CC12   | CC11        | CC10  | CC9   | CC8   |
| ACCSR (hi)                            | W       |        |             |     |        |             |       |       |       |
| 0x85                                  | R       | CC7    | CC6         | CC5 | CC4    | CC3         | CC2   | CC1   | CC0   |
| ACCSR (lo)                            | W       |        |             |     |        |             |       |       |       |
| 0x86                                  | R       |        |             |     | ADR    | 0[9:2]      |       |       | ·     |
| ADR0 (hi)                             | W       |        |             |     |        |             |       |       |       |
| 0x87                                  | R       | ADR    | 0[1:0]      |     |        |             |       |       |       |
| ADR0 (lo)                             | W       |        |             |     |        |             |       |       |       |
| 0x88                                  | R       |        |             |     | ADR    | 1[9:2]      |       |       |       |
| ADR1 (hi)                             | W       |        |             |     |        |             |       |       |       |
| 0x89                                  | R       | ADR    | 1[1:0]      |     |        |             |       |       |       |
| ADR1 (10)                             | W       |        |             |     |        |             |       |       |       |
|                                       | R       |        |             |     | ADR    | 2[9:2]<br>I |       |       |       |
|                                       | VV<br>D |        | 2[1.0]      |     |        |             |       |       |       |
|                                       | ĸ       | ADR    | 2[1.0]<br>[ |     |        |             |       |       |       |
|                                       | vv<br>P |        |             |     |        | 3[0:2]      |       |       |       |
| ADR3 (hi)                             | w       |        |             |     |        | 5[9.2]      |       |       |       |
|                                       | R       | ADR    | 3[1:0]      |     |        |             |       |       |       |
| ADR3 (lo)                             | w       | , 1910 |             |     |        |             |       |       |       |
| 0x8F                                  | R       |        |             |     | ADR    | 4[9:2]      |       |       |       |
| ADR4 (hi)                             | W       |        |             |     |        |             |       |       |       |
| . ,                                   |         |        |             |     |        |             |       |       |       |

Table 198. Analog Digital Converter Module - Memory Map

MM912\_634 Advance Information, Rev. 10.0

# 5.27.8 Resets and Interrupts

Consult the S12 CPU manual and the S12SINT section for information on exception processing.

# 5.27.8.1 Resets

Table 224 lists all Reset sources and the vector locations. Resets are explained in detail in the 5.38, "S12 Clock, Reset and Power Management Unit (S12CPMU)".

| Vector Address | Vector Address Reset Source |      | Local Enable                 |
|----------------|-----------------------------|------|------------------------------|
| \$FFFE         | Power-On Reset (POR)        | None | None                         |
| \$FFFE         | Low Voltage Reset (LVR)     | None | None                         |
| \$FFFE         | External pin RESET          | None | None                         |
| \$FFFE         | Illegal Address Reset       | None | None                         |
| \$FFFC         | Clock monitor reset         | None | OSCE Bit in CPMUOSC register |
| \$FFFA         | COP watchdog reset          | None | CR[2:0] in CPMUCOP register  |

#### Table 224. Reset Sources and Vector Locations

# 5.27.8.2 Interrupt Vectors

Table 225 lists all interrupt sources and vectors in the default order of priority. The interrupt module (see 5.30, "Interrupt Module (S12SINTV1)") provides an interrupt vector base register (IVBR) to relocate the vectors.

| Table 225. | Interrupt | Vector | Locations  | (Sheet 1 | of 2) |
|------------|-----------|--------|------------|----------|-------|
|            | monupe    | 100101 | Looutionio |          | v,    |

| Vector Address <sup>(155)</sup>                | Interrupt Source               | CCR<br>Mask | Local Enable           | Wake-up<br>from STOP |
|------------------------------------------------|--------------------------------|-------------|------------------------|----------------------|
| Vector base + \$F8                             | Unimplemented instruction trap | None        | None                   | -                    |
| Vector base+ \$F6                              | SWI                            | None        | None                   | -                    |
| Vector base+ \$F4                              | D2DI Error Interrupt           | X Bit       | None                   | Yes                  |
| Vector base+ \$F2                              | D2DI External Error Interrupt  | l bit       | D2DCTL (D2DIE)         | Yes                  |
| Vector base+ \$F0                              | RTI timeout interrupt          | I bit       | CPMUINT (RTIE)         |                      |
| Vector base + \$EE<br>to<br>Vector base + \$DA |                                | Reserv      | ved                    |                      |
| Vector base + \$D8                             | SPI                            | l bit       | SPICR1 (SPIE, SPTIE)   | No                   |
| Vector base + \$D6<br>to<br>Vector base + \$CA |                                |             |                        |                      |
| Vector base + \$C8 Oscillator status interrupt |                                | l bit       | CPMUINT (OSCIE)        | No                   |
| Vector base + \$C6                             | PLL lock interrupt             | l bit       | CPMUINT (LOCKIE)       | No                   |
| Vector base + \$C4<br>to<br>Vector base + \$BC | C4 3C                          |             | ved                    |                      |
| Vector base + \$BA                             | FLASH error                    | l bit       | FERCNFG (SFDIE, DFDIE) | No                   |
| Vector base + \$B8                             | FLASH command                  | l bit       | FCNFG (CCIE)           | No                   |
| Vector base + \$B6<br>to<br>Vector base + \$8C |                                | Reserv      | ved                    |                      |
| Vector base + \$8A                             | Low-voltage interrupt (LVI)    | l bit       | CPMUCTRL (LVIE)        | No                   |
| Vector base + \$88<br>to<br>Vector base + \$82 |                                | Reserv      | ved                    |                      |

# 5.29.5 Implemented Memory in the System Memory Architecture

Each memory can be implemented in its maximum allowed size. But some devices have been defined for smaller sizes, which means less implemented pages. All non implemented pages are called unimplemented areas.

- Registers has a fixed size of 1.0 kB, accessible via xbus0.
- SRAM has a maximum size of 11 kB, accessible via xbus0.
- D-Flash has a fixed size of 4.0 kB accessible via xbus0.
- P-Flash has a maximum size of 224 kB, accessible via xbus0.
- NVM resources (IFR, Scratch-RAM, ROM) including D-Flash have maximum size of 16 kB (PPAGE 0x01).

### 5.29.5.0.1 Implemented Memory Map

The global memory spaces reserved for the internal resources (RAM, D-Flash, and P-Flash) are not determined by the MMC module. Size of the individual internal resources are however fixed in the design of the device cannot be changed by the user. Please refer to the SoC Guide for further details. Figure 50 and Table 255 show the memory spaces occupied by the on-chip resources. Please note that the memory spaces have fixed top addresses.

| Internal Resource | Bottom Address                                        | Top Address |
|-------------------|-------------------------------------------------------|-------------|
| Registers         | 0x0_0000                                              | 0x0_03FF    |
| System RAM        | RAM_LOW =<br>0x0_4000 minus RAMSIZE <sup>(169)</sup>  | 0x0_3FFF    |
| D-Flash           | 0x0_4400                                              | 0x0_53FF    |
| P-Flash           | PF_LOW =<br>0x4_0000 minus FLASHSIZE <sup>(170)</sup> | 0x3_FFFF    |

#### Table 255. Global Implemented Memory Space

Note:

169. RAMSIZE is the hexadecimal value of RAM SIZE in bytes

170. FLASHSIZE is the hexadecimal value of FLASH SIZE in bytes

In single-chip modes accesses by the CPU12 (except for firmware commands) to any of the unimplemented areas (see Figure 50) will result in an illegal access reset (system reset). BDM accesses to the unimplemented areas are allowed but the data will be undefined.

No misaligned word access from the BDM module will occur; these accesses are blocked in the BDM module (Refer to BDM Block Guide).

# 5.31.4.7 Serial Interface Hardware Handshake Protocol

BDM commands that require CPU execution are ultimately treated at the MCU bus rate. Since the BDM clock source can be modified, it is very helpful to provide a handshake protocol in which the host could determine when an issued command is executed by the CPU. The alternative is to always wait the amount of time equal to the appropriate number of cycles at the slowest possible rate the clock could be running. This sub-section will describe the hardware handshake protocol.

The hardware handshake protocol signals to the host controller when an issued command was successfully executed by the target. This protocol is implemented by a 16 serial clock cycle low pulse followed by a brief speedup pulse in the BKGD pin. This pulse is generated by the target MCU when a command, issued by the host, has been successfully executed (see Figure 58). This pulse is referred to as the ACK pulse. After the ACK pulse has finished: the host can start the bit retrieval if the last issued command was a read command, or start a new command if the last command was a write command or a control command (BACKGROUND, GO, GO\_UNTIL(182) or TRACE1). The ACK pulse is not issued earlier than 32 serial clock cycles after the BDM command was issued. The end of the BDM command is assumed to be the 16th tick of the last bit. This minimum delay assures enough time for the host to perceive the ACK pulse. Note also that, there is no upper limit for the delay between the command and the related ACK pulse, since the command execution depends upon the CPU bus, which in some cases could be very slow due to long accesses taking place. This protocol allows a great flexibility for the POD designers, since it does not rely on any accurate time measurement or short response time to any event in the serial communication.



Figure 58. Target Acknowledge Pulse (ACK)

#### NOTE

If the ACK pulse was issued by the target, the host assumes the previous command was executed. If the CPU enters stop prior to executing a hardware command, the ACK pulse will not be issued meaning that the BDM command was not executed. After entering stop mode, the BDM command is no longer pending.

Figure 59 shows the ACK handshake protocol in a command level timing diagram. The READ\_BYTE instruction is used as an example. First, the 8-bit instruction opcode is sent by the host, followed by the address of the memory location to be read. The target BDM decodes the instruction. A bus cycle is grabbed (free or stolen) by the BDM and it executes the READ\_BYTE operation. Having retrieved the data, the BDM issues an ACK pulse to the host controller, indicating that the addressed byte is ready to be retrieved. After detecting the ACK pulse, the host initiates the byte retrieval process. Note that data is sent in the form of a word and the host needs to determine which is the appropriate byte based on whether the address was odd or even.

has been reached. Hence after a system stop mode the handshake feature must be enabled again by sending the ACK\_ENABLE command.

# 5.31.4.11 Serial Communication Timeout

The host initiates a host-to-target serial transmission by generating a falling edge on the BKGD pin. If BKGD is kept low for more than 128 target clock cycles, the target understands that a SYNC command was issued. In this case, the target will keep waiting for a rising edge on BKGD in order to answer the SYNC request pulse. If the rising edge is not detected, the target will keep waiting forever without any timeout limit.

Consider now the case where the host returns BKGD to logic one before 128 cycles. This is interpreted as a valid bit transmission, and not as a SYNC request. The target will keep waiting for another falling edge marking the start of a new bit. If, however, a new falling edge is not detected by the target within 512 clock cycles since the last falling edge, a timeout occurs and the current command is discarded without affecting memory or the operating mode of the MCU. This is referred to as a soft-reset.

If a read command is issued but the data is not retrieved within 512 serial clock cycles, a soft-reset will occur causing the command to be disregarded. The data is not available for retrieval after the timeout has occurred. This is the expected behavior if the handshake protocol is not enabled. In order to allow the data to be retrieved even with a large clock frequency mismatch (between BDM and CPU) when the hardware handshake protocol is enabled, the time out between a read command and the data retrieval is disabled. Therefore, the host could wait for more then 512 serial clock cycles and still be able to retrieve the data from an issued read command. However, once the handshake pulse (ACK pulse) is issued, the timeout feature is re-activated, meaning that the target will time out after 512 clock cycles. Therefore, the host needs to retrieve the data within a 512 serial clock cycles time frame after the ACK pulse had been issued. After that period, the read command is discarded and the data is no longer available for retrieval. Any negative edge in the BKGD pin after the timeout period is considered to be a new command or a SYNC request.

Note that whenever a partially issued command, or partially retrieved data, has occurred the timeout in the serial communication is active. This means that if a time frame higher than 512 serial clock cycles is observed between two consecutive negative edges and the command being issued or data being retrieved is not complete, a soft-reset will occur causing the partially received command or data retrieved to be disregarded. The next negative edge in the BKGD pin, after a soft-reset has occurred, is considered by the target as the start of a new BDM command, or the start of a SYNC request pulse.

# 5.32 S12S Debug Module (S12SDBGV2)

# 5.32.1 Introduction

The S12SDBG module provides an on-chip trace buffer with flexible triggering capability to allow non-intrusive debug of application software. The S12SDBG module is optimized for S12SCPU debugging.

Typically the S12SDBG module is used in conjunction with the S12SBDM module, whereby the user configures the S12SDBG module for a debugging session over the BDM interface. Once configured the S12SDBG module is armed and the device leaves BDM returning control to the user program, which is then monitored by the S12SDBG module. Alternatively the S12SDBG module can be configured over a serial interface using SWI routines.

# 5.32.1.1 Glossary Of Terms

COF: Change Of Flow. Change in the program flow due to a conditional branch, indexed jump or interrupt.

BDM: Background Debug Mode

S12SBDM: Background Debug Module

DUG: Device User Guide, describing the features of the device into which the DBG is integrated.

WORD: 16 bit data entity

Data Line: 20 bit data entity

CPU: S12SCPU module

DBG: S12SDBG module

POR: Power On Reset

Tag: Tags can be attached to CPU opcodes as they enter the instruction pipe. If the tagged opcode reaches the execution stage a tag hit occurs.

### 5.32.1.2 Overview

The comparators monitor the bus activity of the CPU module. A match can initiate a state sequencer transition. On a transition to the Final State, bus tracing is triggered and/or a breakpoint can be generated.

Independent of comparator matches a transition to Final State with associated tracing and breakpoint can be triggered immediately by writing to the TRIG control bit.

The trace buffer is visible through a 2-byte window in the register address map and can be read out using standard 16-bit word reads. Tracing is disabled when the MCU system is secured.

### 5.32.1.3 Features

- Three comparators (A, B and C)
  - Comparators A compares the full address bus and full 16-bit data bus
  - Comparator A features a data bus mask register
  - Comparators B and C compare the full address bus only
  - Each comparator features selection of read or write access cycles
  - Comparator B allows selection of byte or word access cycles
  - Comparator matches can initiate state sequencer transitions
- Three comparator modes
  - Simple address/data comparator match mode
  - Inside address range mode, Addmin  $\leq$  Address  $\leq$  Addmax
  - Outside address range match mode, Address < Addmin or Address > Addmax
- Two types of matches
  - Tagged This matches just before a specific instruction begins execution
  - Force This is valid on the first instruction boundary after a match occurs
- Two types of breakpoints
  - CPU breakpoint entering BDM on breakpoint (BDM)
  - CPU breakpoint executing SWI on breakpoint (SWI)
- Trigger mode independent of comparators
  - TRIG Immediate software trigger

#### MM912\_634 Advance Information, Rev. 10.0

# 5.32.4.7.3.1 DBG Breakpoint Priorities And BDM Interfacing

Breakpoint operation is dependent on the state of the BDM module. If the BDM module is active, the CPU is executing out of BDM firmware, thus comparator matches and associated breakpoints are disabled. In addition, while executing a BDM TRACE command, tagging into BDM is disabled. If BDM is not active, the breakpoint gives priority to BDM requests over SWI requests if the breakpoint happens to coincide with a SWI instruction in user code. On returning from BDM, the SWI from user code gets executed.

| DBGBRK | BDM Bit<br>(DBGC1[4]) | BDM<br>Enabled | BDM<br>Active | Breakpoint<br>Mapping |
|--------|-----------------------|----------------|---------------|-----------------------|
| 0      | Х                     | Х              | Х             | No Breakpoint         |
| 1      | 0                     | Х              | 0             | Breakpoint to SWI     |
| Х      | Х                     | 1              | 1             | No Breakpoint         |
| 1      | 1                     | 0              | Х             | Breakpoint to SWI     |
| 1      | 1                     | 1              | 0             | Breakpoint to BDM     |

BDM cannot be entered from a breakpoint unless the ENABLE bit is set in the BDM. If entry to BDM via a BGND instruction is attempted and the ENABLE bit in the BDM is cleared, the CPU actually executes the BDM firmware code, checks the ENABLE and returns if ENABLE is not set. If not serviced by the monitor then the breakpoint is re-asserted when the BDM returns to normal CPU flow.

If the comparator register contents coincide with the SWI/BDM vector address then an SWI in user code could coincide with a DBG breakpoint. The CPU ensures that BDM requests have a higher priority than SWI requests. Returning from the BDM/SWI service routine care must be taken to avoid a repeated breakpoint at the same address.

Should a tagged or forced breakpoint coincide with a BGND in user code, then the instruction that follows the BGND instruction is the first instruction executed when normal program execution resumes.

#### NOTE

When program control returns from a tagged breakpoint using an RTI or BDM GO command without program counter modification it returns to the instruction whose tag generated the breakpoint. To avoid a repeated breakpoint at the same location reconfigure the DBG module in the SWI routine, if configured for an SWI breakpoint, or over the BDM interface by executing a TRACE command before the GO to increment the program flow past the tagged instruction.

# 5.32.5 Application Information

# 5.32.5.1 State Machine scenarios

Defining the state control registers as SCR1,SCR2, SCR3 and M0,M1,M2 as matches on channels 0,1,2 respectively. SCR encoding supported by S12SDBGV1 are shown in black. SCR encoding supported only in S12SDBGV2 are shown in red. For backwards compatibility the new scenarios use a 4th bit in each SCR register. Thus the existing encoding for SCRx[2:0] is not changed.

# 5.32.5.2 Scenario 1

A trigger is generated if a given sequence of 3 code events is executed.



Figure 66. Scenario 1

Scenario 1 is possible with S12SDBGV1 SCR encoding

MM912\_634 Advance Information, Rev. 10.0

# Table 354. CPMURTI Field Descriptions

| Field    | Description                                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------|
| 7        | Decimal or Binary Divider Select Bit — RTDEC selects decimal or binary based prescaler values.                             |
|          | 0 Binary based divider value. See Table 355                                                                                |
| RIDEC    | 1 Decimal based divider value. See Table 356                                                                               |
| 6–4      | Real Time Interrupt Prescale Rate Select Bits — These bits select the prescale rate for the RTI. See Table 355 and         |
| RTR[6:4] | Table 356.                                                                                                                 |
| 3–0      | Real Time Interrupt Modulus Counter Select Bits — These bits select the modulus counter target value to provide additional |
| RTR[3:0] | granularity. Table 355 and Table 356 show all possible divide values selectable by the CPMURTI register.                   |

|            | RTR[6:4] =           |                           |                                         |                                          |                           |                           |                           |                           |                    |                    |                   |
|------------|----------------------|---------------------------|-----------------------------------------|------------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------|--------------------|-------------------|
| RTR[3:0]   | 000<br>(OFF)         | 001<br>(2 <sup>10</sup> ) | 010<br>(2 <sup>11</sup> )               | 011<br>(2 <sup>12</sup> )                | 100<br>(2 <sup>13</sup> ) | 101<br>(2 <sup>14</sup> ) | 110<br>(2 <sup>15</sup> ) | 111<br>(2 <sup>16</sup> ) |                    |                    |                   |
| 0000 (÷1)  | OFF <sup>(196)</sup> | 2 <sup>10</sup>           | 2 <sup>11</sup>                         | 2 <sup>12</sup>                          | 2 <sup>13</sup>           | 2 <sup>14</sup>           | 2 <sup>15</sup>           | 2 <sup>16</sup>           |                    |                    |                   |
| 0001 (÷2)  | OFF                  | 2x2 <sup>10</sup>         | 2x2 <sup>11</sup>                       | 2x2 <sup>12</sup>                        | 2x2 <sup>13</sup>         | 2x2 <sup>14</sup>         | 2x2 <sup>15</sup>         | 2x2 <sup>16</sup>         |                    |                    |                   |
| 0010 (÷3)  | OFF                  | 3x2 <sup>10</sup>         | 3x2 <sup>11</sup>                       | 3x2 <sup>12</sup>                        | 3x2 <sup>13</sup>         | 3x2 <sup>14</sup>         | 3x2 <sup>15</sup>         | 3x2 <sup>16</sup>         |                    |                    |                   |
| 0011 (÷4)  | OFF                  | 4x2 <sup>10</sup>         | 4x2 <sup>11</sup>                       | 4x2 <sup>12</sup>                        | 4x2 <sup>13</sup>         | 4x2 <sup>14</sup>         | 4x2 <sup>15</sup>         | 4x2 <sup>16</sup>         |                    |                    |                   |
| 0100 (÷5)  | OFF                  | 5x2 <sup>10</sup>         | 5x2 <sup>11</sup>                       | 5x2 <sup>12</sup>                        | 5x2 <sup>13</sup>         | 5x2 <sup>14</sup>         | 5x2 <sup>15</sup>         | 5x2 <sup>16</sup>         |                    |                    |                   |
| 0101 (÷6)  | OFF                  | 6x2 <sup>10</sup>         | 6x2 <sup>11</sup><br>7x2 <sup>11</sup>  | 6x2 <sup>11</sup>                        | 6x2 <sup>11</sup>         | 6x2 <sup>11</sup>         | 6x2 <sup>12</sup>         | 6x2 <sup>13</sup>         | 6x2 <sup>14</sup>  | 6x2 <sup>15</sup>  | 6x2 <sup>16</sup> |
| 0110 (÷7)  | OFF                  | 7x2 <sup>10</sup>         |                                         | 7x2 <sup>12</sup>                        | 7x2 <sup>13</sup>         | 7x2 <sup>14</sup>         | 7x2 <sup>15</sup>         | 7x2 <sup>16</sup>         |                    |                    |                   |
| 0111 (÷8)  | OFF                  | 8x2 <sup>10</sup>         | 8x2 <sup>11</sup>                       | 8x2 <sup>12</sup>                        | 8x2 <sup>13</sup>         | 8x2 <sup>14</sup>         | 8x2 <sup>15</sup>         | 8x2 <sup>16</sup>         |                    |                    |                   |
| 1000 (÷9)  | OFF                  | 9x2 <sup>10</sup>         | 9x2 <sup>11</sup><br>10x2 <sup>11</sup> | 9x2 <sup>12</sup>                        | 9x2 <sup>13</sup>         | 9x2 <sup>14</sup>         | 9x2 <sup>15</sup>         | 9x2 <sup>16</sup>         |                    |                    |                   |
| 1001 (÷10) | OFF                  | 10x2 <sup>10</sup>        |                                         | 10x2 <sup>11</sup><br>11x2 <sup>11</sup> | 10x2 <sup>11</sup>        | 10x2 <sup>12</sup>        | 10x2 <sup>13</sup>        | 10x2 <sup>14</sup>        | 10x2 <sup>15</sup> | 10x2 <sup>16</sup> |                   |
| 1010 (÷11) | OFF                  | 11x2 <sup>10</sup>        | 11x2 <sup>10</sup>                      |                                          | 11x2 <sup>12</sup>        | 11x2 <sup>13</sup>        | 11x2 <sup>14</sup>        | 11x2 <sup>15</sup>        | 11x2 <sup>16</sup> |                    |                   |
| 1011 (÷12) | OFF                  | 12x2 <sup>10</sup>        | 12x2 <sup>11</sup>                      | 12x2 <sup>12</sup>                       | 12x2 <sup>13</sup>        | 12x2 <sup>14</sup>        | 12x2 <sup>15</sup>        | 12x2 <sup>16</sup>        |                    |                    |                   |
| 1100 (÷13) | OFF                  | 13x2 <sup>10</sup>        | 13x2 <sup>11</sup>                      | 13x2 <sup>12</sup>                       | 13x2 <sup>13</sup>        | 13x2 <sup>14</sup>        | 13x2 <sup>15</sup>        | 13x2 <sup>16</sup>        |                    |                    |                   |
| 1101 (÷14) | OFF                  | 14x2 <sup>10</sup>        | 14x2 <sup>11</sup>                      | 14x2 <sup>12</sup>                       | 14x2 <sup>13</sup>        | 14x2 <sup>14</sup>        | 14x2 <sup>15</sup>        | 14x2 <sup>16</sup>        |                    |                    |                   |
| 1110 (÷15) | OFF                  | 15x2 <sup>10</sup>        | 15x2 <sup>11</sup>                      | 15x2 <sup>12</sup>                       | 15x2 <sup>13</sup>        | 15x2 <sup>14</sup>        | 15x2 <sup>15</sup>        | 15x2 <sup>16</sup>        |                    |                    |                   |
| 1111 (÷16) | OFF                  | 16x2 <sup>10</sup>        | 16x2 <sup>11</sup>                      | 16x2 <sup>12</sup>                       | 16x2 <sup>13</sup>        | 16x2 <sup>14</sup>        | 16x2 <sup>15</sup>        | 16x2 <sup>16</sup>        |                    |                    |                   |

# Table 355. RTI Frequency Divide Rates for RTDEC = 0

Note:

196. Denotes the default value out of reset. This value should be used to disable the RTI to ensure future backwards compatibility.

|           | RTR[6:4] =                  |                             |                             |                              |                              |                              |                               |                               |
|-----------|-----------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|------------------------------|-------------------------------|-------------------------------|
| RTR[3:0]  | 000<br>(1x10 <sup>3</sup> ) | 001<br>(2x10 <sup>3</sup> ) | 010<br>(5x10 <sup>3</sup> ) | 011<br>(10x10 <sup>3</sup> ) | 100<br>(20x10 <sup>3</sup> ) | 101<br>(50x10 <sup>3</sup> ) | 110<br>(100x10 <sup>3</sup> ) | 111<br>(200x10 <sup>3</sup> ) |
| 0000 (÷1) | 1x10 <sup>3</sup>           | 2x10 <sup>3</sup>           | 5x10 <sup>3</sup>           | 10x10 <sup>3</sup>           | 20x10 <sup>3</sup>           | 50x10 <sup>3</sup>           | 100x10 <sup>3</sup>           | 200x10 <sup>3</sup>           |
| 0001 (÷2) | 2x10 <sup>3</sup>           | 4x10 <sup>3</sup>           | 10x10 <sup>3</sup>          | 20x10 <sup>3</sup>           | 40x10 <sup>3</sup>           | 100x10 <sup>3</sup>          | 200x10 <sup>3</sup>           | 400x10 <sup>3</sup>           |

#### Table 356. RTI Frequency Divide Rates for RTDEC=1

### Table 360. Reserved Register (CPMUTEST0)



# Read: Anytime

Write: Only in Special Mode

#### Table 361. CPMUTEST0 Field Descriptions

| Field                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>fmcs_reg_sel         | <ul> <li>FMCS Register Select Bit— This bit switches either CPMUTEST1 or CPMUFMCS test register to address 0x003E.</li> <li>0 CPMUTEST1 register is visible on address 0x003E, fm_cs[7:0] of hardmacro driven dynamically (triangular) if fm_enable=1.</li> <li>1 CPMUFMCS register is visible on address 0x003E, fm_cs[7:0] of hardmacro driven to value of FMCS register.</li> </ul>                                                                                                                                                                                                                                                                                                                                           |
| 6<br>cpmu_test_gfe        | <ul> <li>Glitch Filter Enable Test Bit — This bit goes to the PTI controller, it is intended to enable the RESET pad glitch filter in functional test mode (where it is by default disabled).</li> <li>0 Glitch Filter disable request</li> <li>1 Glitch Filter enable request</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5<br>cpmu_test_xfc<br>_en | <ul> <li>XFC Test Pin Enable — This bit routes the external XFC test pin to the internal filter node. Using this test feature make sure that only one source is driving the internal filter node (FC). So for this case write fc_force_en=0, pfd_force_en=1, pfd_force_up=pfd_force_down=0.</li> <li>0 external XFC test pin not connected to internal filter node</li> <li>1 external XFC test pin connected to internal filter node</li> </ul>                                                                                                                                                                                                                                                                                 |
| 4<br>fc_force_en          | <ul> <li>FC Force Enable Bit — This bit allows to force the internal filter node FC to defined values. If fc_force_en=1, REFFRQ[1] bit (in CPMUREFDIV register) selects either 1/2 or 1/3 V<sub>DDPLL</sub> voltage to be driven on FC node. Using this test feature make sure that only one source is driving the internal filter node (FC). So for this case write cpmu_test_xfc_en=0, pfd_force_en=1, pfd_force_up=pfd_force_down=0.</li> <li>0 Internal filter node (FC) not driven from defined values (1/2 or 1/3 V<sub>DDPLL</sub>)</li> <li>1 If REFFRQ[1]=1 then internal filter node (FC) is driven to V<sub>DDPLL</sub>/3. If REFFRQ[1]=0 then internal filter node (FC) is driven to V<sub>DDPLL</sub>/2.</li> </ul> |
| 3<br>vcofrq2              | VCO gain Bit 2 — This bit selects together with the VCOFRQ[1:0] bits of the CPMUSYNR register the gain of the Vtol converter in the PLL. Setting vcofrq2-0 all to 1 is intended for 160MHz VCOCLK generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1<br>fm_test              | <b>FM test amplitude Bit</b> — This bit multiplies FM amplitude determined by FM1,FM0 and CPMUFMCS[7:0] by 4. This is to amplify frequency variation on VCOCLK when using PLL test modes (pfd_force_en, fc_force_en). A higher frequency variation is easier to measure on tester.<br>0 FM amplitude multiplied by 1<br>1 FM amplitude multiplied by 4                                                                                                                                                                                                                                                                                                                                                                           |
| 0<br>test_sqw_osc         | <ul> <li>Test square wave enable Bit — Enables XTAL pin digital input data used for Oscillator test.</li> <li>0 XTAL pin as digital input disabled</li> <li>1 XTAL pin as digital input enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| enable external oscillator by writing OSCE bit to one.                 |
|------------------------------------------------------------------------|
| OSCE                                                                   |
|                                                                        |
|                                                                        |
| UPOSC flag is set upon successful start of oscillation                 |
|                                                                        |
|                                                                        |
|                                                                        |
| OSCCLK                                                                 |
| select OSCCLK <sub>2</sub> as Core/Bus Clock by writing PLLSEL to zero |
| PLLSEL                                                                 |
| Core based on PLLCLK based on OSCCLK                                   |
|                                                                        |
| Figure 90. Enabling the External Oscillator                            |

#### 5.38.4.5.2 The Adaptive Oscillator Filter

A spike in the oscillator clock can disturb the function of the modules driven by this clock.

The Adaptive Oscillator Filter includes two features:

1. Filter noise (spikes) from the incoming external oscillator clock. The filter feature is illustrated in Figure 91.



Figure 91. Noise Filtered by the Adaptive Oscillator Filter

 Detect severe noise disturbance on external oscillator clock which can not be filtered and indicate the critical situation to the software by clearing the UPOSC and LOCK status bit and setting the OSCIF and LOCKIF flag. An example for the detection of critical noise is illustrated in Figure 92



# 5.41.1.3.2 D2DI in special modes

The MCU can enter a special mode (used for test and debugging purposes as well as programming the FLASH). In the D2DI the "write-once" feature is disabled. See the MCU description for details.

# 5.41.2 External Signal Description

The D2DI optionally uses 6 or 10 port pins. The functions of those pins depends on the settings in the D2DCTL0 register, when the D2DI module is enabled.

# 5.41.2.1 D2DCLK

When the D2DI is enabled this pin is the clock output. This signal is low if the initiator is disabled, in STOP mode (with D2DSWAI asserted), otherwise it is a continuos clock. This pin may be shared with general purpose functionality if the D2DI is disabled.

# 5.41.2.2 D2DDAT[7:4]

When the D2DI is enabled and the interface connection width D2DCW is set to be 8-bit wide, those lines carry the data bits 7:4 acting as outputs or inputs. When they act as inputs pull-down elements are enabled. If the D2DI is disabled or if the interface connection width is set as 4-bit wide, the pins may be shared with general purpose pin functionality.

# 5.41.2.3 D2DDAT[3:0]

When the D2DI is enabled those lines carry the data bits 3:0 acting as outputs or inputs. When they act as inputs pull-down elements are enabled. If the D2DI is disabled the pins and may be shared with general purpose pin functionality.

### 5.41.2.4 D2DINT

The D2DINT is an active input interrupt input driven by the target device. The pin has an active pull-down device. If the D2DI is disabled the pin may be shared with general purpose pin functionality.

| Name        | Primary (D2DEN=1)         | I/O | Secondary<br>(D2DEN=0) | Reset | Comment                    | Pull down               |
|-------------|---------------------------|-----|------------------------|-------|----------------------------|-------------------------|
| D2DDAT[7:0] | Bi-directional Data Lines | I/O | GPIO                   | 0     | driven low if in STOP mode | Active <sup>(236)</sup> |
| D2DCLK      | Interface Clock Signal    | 0   | GPIO                   | 0     | low if in STOP mode        | —                       |
| D2DINT      | Active High Interrupt     | Ι   | GPIO                   | —     | _                          | Active <sup>(237)</sup> |

Table 497. Signal Properties

Note:

236. Active if in input state, only if D2DEN=1

237. only if D2DEN=1

See the port interface module (PIM) guide for details of the GPIO function.

### 5.41.3 Memory Map and Register Definition

### 5.41.3.1 Memory Map

The D2DI memory map is split into three sections.

- 1. An eight-byte set of control registers
- 2. A 256 byte window for blocking transactions
- 3. A 256 byte window for non-blocking transactions

See the chapter "Device Memory Map" for the register layout (distribution of these sections).