# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 266MHz                                                                  |
| Co-Processors/DSP               |                                                                         |
| RAM Controllers                 | DDR                                                                     |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers |                                                                         |
| Ethernet                        | 10/100/1000Mbps (2)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 + PHY (2)                                                       |
| Voltage - I/O                   | 2.5V, 3.3V                                                              |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                       |
| Package / Case                  | 620-BBGA Exposed Pad                                                    |
| Supplier Device Package         | 620-HBGA (29x29)                                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8347czqagdb |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **3** Power Characteristics

The estimated typical power dissipation for the MPC8347E device is shown in Table 4.

|      | Core<br>Frequency<br>(MHz) | CSB<br>Frequency<br>(MHz) | Typical at T <sub>J</sub> = 65 | Typical <sup>2,3</sup> | Maximum <sup>4</sup> | Unit |
|------|----------------------------|---------------------------|--------------------------------|------------------------|----------------------|------|
| PBGA | 266                        | 266                       | 1.3                            | 1.6                    | 1.8                  | W    |
|      |                            | 133                       | 1.1                            | 1.4                    | 1.6                  | W    |
|      | 400                        | 266                       | 1.5                            | 1.9                    | 2.1                  | W    |
|      |                            | 133                       | 1.4                            | 1.7                    | 1.9                  | W    |
|      | 400                        | 200                       | 1.5                            | 1.8                    | 2.0                  | W    |
|      |                            | 100                       | 1.3                            | 1.7                    | 1.9                  | W    |
| TBGA | TBGA 333                   | 333                       | 2.0                            | 3.0                    | 3.2                  | W    |
|      |                            | 166                       | 1.8                            | 2.8                    | 2.9                  | W    |
|      | 400                        | 266                       | 2.1                            | 3.0                    | 3.3                  | W    |
|      |                            | 133                       | 1.9                            | 2.9                    | 3.1                  | W    |
|      | 450                        | 300                       | 2.3                            | 3.2                    | 3.5                  | W    |
|      |                            | 150                       | 2.1                            | 3.0                    | 3.2                  | W    |
|      | 500                        | 333                       | 2.4                            | 3.3                    | 3.6                  | W    |
|      |                            | 166                       | 2.2                            | 3.1                    | 3.4                  | W    |
|      | 533                        | 266                       | 2.4                            | 3.3                    | 3.6                  | W    |
|      |                            | 133                       | 2.2                            | 3.1                    | 3.4                  | W    |

### Table 4. MPC8347E Power Dissipation<sup>1</sup>

<sup>1</sup> The values do not include I/O supply power (OV<sub>DD</sub>, LV<sub>DD</sub>, GV<sub>DD</sub>) or AV<sub>DD</sub>. For I/O power values, see Table 5.

<sup>2</sup> Typical power is based on a voltage of  $V_{DD}$  = 1.2 V, a junction temperature of  $T_J$  = 105°C, and a Dhrystone benchmark application.

<sup>3</sup> Thermal solutions may need to design to a value higher than typical power based on the end application, T<sub>A</sub> target, and I/O power.

<sup>4</sup> Maximum power is based on a voltage of  $V_{DD}$  = 1.2 V, worst case process, a junction temperature of  $T_J$  = 105°C, and an artificial smoke test.

**Clock Input Timing** 

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8347E.

# 4.1 DC Electrical Characteristics

Table 7 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8347E.

| Parameter                 | Condition                                                                                                        | Symbol          | Min  | Мах                    | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | _                                                                                                                | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| CLKIN input current       | $0 V \le V_{IN} \le OV_{DD}$                                                                                     | I <sub>IN</sub> | —    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \ or \\ OV_{DD} - 0.5 \ V \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | —    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5 \text{ V} \leq \!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$                        | I <sub>IN</sub> | —    | ±50                    | μA   |

 Table 6. CLKIN DC Timing Specifications

## 4.2 AC Electrical Characteristics

The primary clock source for the MPC8347E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 7 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the MPC8347E.

Table 7. CLKIN AC Timing Specifications

| Parameter/Condition              | Symbol                               | Min | Typical | Max  | Unit | Notes |
|----------------------------------|--------------------------------------|-----|---------|------|------|-------|
| CLKIN/PCI_CLK frequency          | <b>f</b> CLKIN                       | _   | —       | 66   | MHz  | 1, 6  |
| CLKIN/PCI_CLK cycle time         | t <sub>CLKIN</sub>                   | 15  | —       | _    | ns   | _     |
| CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 1.0     | 2.3  | ns   | 2     |
| CLKIN/PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60   | %    | 3     |
| CLKIN/PCI_CLK jitter             | _                                    |     | —       | ±150 | ps   | 4, 5  |

Notes:

1. **Caution:** The system, core, USB, security, and TSEC must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter—short term and long term—and is guaranteed by design.

5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.

6. The Spread spectrum clocking. Is allowed with 1% input frequency down-spread at maximum 50KHz modulation rate regardless of input frequency.

#### DDR SDRAM

### Table 14. DDR SDRAM Output AC Timing Specifications for Source Synchronous Mode (continued)

At recommended operating conditions with  $GV_{DD}$  of 2.5 V ± 5%.

| Parameter         | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|-------------------|---------------------|------|-----|------|-------|
| MDQS epilogue end | t <sub>DDKLME</sub> | -0.9 | 0.3 | ns   | 7     |

Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. In the source synchronous mode, MCK/MCK can be shifted in 1/4 applied cycle increments through the clock control register. For the skew measurements referenced for t<sub>AOSKEW</sub> it is assumed that the clock adjustment is set to align the address/command valid with the rising edge of MCK.
- 4. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.
- 5. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. In source synchronous mode, this will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8349E PowerQUICC<sup>™</sup> II Pro Integrated Host Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- 6. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the MPC8347E.
- 7. All outputs are referenced to the rising edge of MCK(n) at the pins of the MPC8347E. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.

Figure 5 shows the DDR SDRAM output timing for address skew with respect to any MCK.



Figure 5. Timing Diagram for t<sub>AOSKEW</sub> Measurement

Figure 6 provides the AC test load for the DDR bus.

| Parameters           | Symbol           | Conditions                                      |                        | Min       | Max                    | Unit |
|----------------------|------------------|-------------------------------------------------|------------------------|-----------|------------------------|------|
| Supply voltage 2.5 V | LV <sub>DD</sub> | _                                               |                        | 2.37      | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | $I_{OH} = -1.0 \text{ mA}$ $LV_{DD} = Min$      |                        | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA LV <sub>DD</sub> = Min |                        | GND – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | —                                               | LV <sub>DD</sub> = Min | 1.7       | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                                               | LV <sub>DD</sub> = Min | -0.3      | 0.70                   | V    |
| Input high current   | I <sub>IH</sub>  | $V_{IN}^{1} = LV_{DD}$                          |                        | —         | 10                     | μA   |
| Input low current    | ۱ <sub>IL</sub>  | V <sub>IN</sub> <sup>1</sup> = GND              |                        | -15       | —                      | μΑ   |

### Table 20. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics

Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 1 and Table 2.

# 8.2 GMII, MII, TBI, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section.

## 8.2.1 GMII Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

### 8.2.1.1 GMII Transmit AC Timing Specifications

Table 21 provides the GMII transmit AC timing specifications.

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                                                     | Symbol <sup>1</sup>                   | Min   | Тур | Мах   | Unit |
|-------------------------------------------------------------------------|---------------------------------------|-------|-----|-------|------|
| GTX_CLK clock period                                                    | t <sub>GTX</sub>                      | _     | 8.0 | —     | ns   |
| GTX_CLK duty cycle                                                      | t <sub>GTXH</sub> /t <sub>GTX</sub>   | 43.75 |     | 56.25 | %    |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay                       | t <sub>GTKHDX</sub>                   | 0.5   |     | 5.0   | ns   |
| GTX_CLK clock rise time, V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>GTXR</sub>                     | _     |     | 1.0   | ns   |
| GTX_CLK clock fall time, V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>GTXF</sub>                     | _     |     | 1.0   | ns   |
| GTX_CLK125 clock period                                                 | t <sub>G125</sub> 2                   | _     | 8.0 | —     | ns   |
| GTX_CLK125 reference clock duty cycle measured at $LV_{DD}/2$           | t <sub>G125H</sub> /t <sub>G125</sub> | 45    |     | 55    | %    |

Notes:

1. The symbols for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. This symbol represents the external GTX\_CLK125 signal and does not follow the original symbol naming convention.

Table 21. GMII Transmit AC Timing Specifications

#### Ethernet: Three-Speed Ethernet, MII Management

Figure 10 shows the MII transmit AC timing diagram.



Figure 10. MII Transmit AC Timing Diagram

### 8.2.2.2 MII Receive AC Timing Specifications

Table 24 provides the MII receive AC timing specifications.

### Table 24. MII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                                                   | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|-----------------------------------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                                           | t <sub>MRX</sub>                    | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                                          | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                                                     | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK                           | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK                            | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max)      | t <sub>MRXR</sub>                   | 1.0  | _   | 4.0 | ns   |
| RX_CLK clock fall time V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>MRXF</sub>                   | 1.0  | —   | 4.0 | ns   |

#### Note:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular functionI. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

Figure 11 provides the AC test load for TSEC.



Figure 12 shows the MII receive AC timing diagram.



Figure 12. MII Receive AC Timing Diagram

### 8.2.3 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

### 8.2.3.1 TBI Transmit AC Timing Specifications

Table 25 provides the TBI transmit AC timing specifications.

### Table 25. TBI Transmit AC Timing Specifications

At recommended operating conditions with  $\text{LV}_{\text{DD}}/\text{OV}_{\text{DD}}$  of 3.3 V ± 10%.

| Parameter/Condition                                                     | Symbol <sup>1</sup>                   | Min | Тур | Мах | Unit |
|-------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                                                    | t <sub>TTX</sub>                      | _   | 8.0 | —   | ns   |
| GTX_CLK duty cycle                                                      | t <sub>TTXH</sub> /t <sub>TTX</sub>   | 40  | _   | 60  | %    |
| GTX_CLK to TBI data TXD[7:0], TX_ER, TX_EN delay                        | t <sub>TTKHDX</sub>                   | 1.0 | —   | 5.0 | ns   |
| GTX_CLK clock rise, V <sub>IL</sub> (min) to V <sub>IH</sub> (max)      | t <sub>TTXR</sub>                     | —   | —   | 1.0 | ns   |
| GTX_CLK clock fall time, V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>TTXF</sub>                     | —   | —   | 1.0 | ns   |
| GTX_CLK125 reference clock period                                       | t <sub>G125</sub> 2                   | —   | 8.0 | —   | ns   |
| GTX_CLK125 reference clock duty cycle                                   | t <sub>G125H</sub> /t <sub>G125</sub> | 45  | —   | 55  | ns   |

Notes:

1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. This symbol represents the external GTX\_CLK125 and does not follow the original symbol naming convention

9 USB

This section provides the AC and DC electrical specifications for the USB interface of the MPC8347E.

## 9.1 USB DC Electrical Characteristics

Table 31 provides the DC electrical characteristics for the USB interface.

| Parameter                                            | Symbol          | Min                    | Мах                    | Unit |
|------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                             | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                              | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current                                        | I <sub>IN</sub> | —                      | ±5                     | μA   |
| High-level output voltage, I <sub>OH</sub> = −100 μA | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$     | V <sub>OL</sub> | _                      | 0.2                    | V    |

### Table 31. USB DC Electrical Characteristics

# 9.2 USB AC Electrical Specifications

Table 32 describes the general timing parameters of the USB interface of the MPC8347E.

| Table 32. USB General Timing | Parameters ( | ULPI Mode Only) |
|------------------------------|--------------|-----------------|
|------------------------------|--------------|-----------------|

| Parameter                              | Symbol <sup>1</sup> | Min | Мах | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| USB clock cycle time                   | t <sub>USCK</sub>   | 15  | _   | ns   | 2–5   |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | —   | ns   | 2–5   |
| Input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | —   | ns   | 2–5   |
| USB clock to output valid—all outputs  | t <sub>USKHOV</sub> | —   | 7   | ns   | 2–5   |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2   | _   | ns   | 2–5   |

Notes:

 The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

2. All timings are in reference to USB clock.

- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of the USB clock to  $0.4 \times OV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.





Figure 22. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled)



Figure 23. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Bypass Mode)

### Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> (continued)

At recommended operating conditions (see Table 2).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Мах     | Unit | Notes |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-------|
| Output hold times:<br>Boundary-scan data<br>TDO                            | <sup>t</sup> jtkldx<br><sup>t</sup> jtklox | 2<br>2 |         | ns   | 5     |
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | <sup>t</sup> jtkldz<br><sup>t</sup> jtkloz | 2<br>2 | 19<br>9 | ns   | 5, 6  |

Notes:

- 1. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50  $\Omega$  load (see Figure 26). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- 5. Non-JTAG signal output timing with respect to  $t_{TCLK}$ .
- 6. Guaranteed by design and characterization.

Figure 26 provides the AC test load for TDO and the boundary-scan outputs of the MPC8347E.



Figure 26. AC Test Load for the JTAG Interface

Figure 27 provides the JTAG clock input timing diagram.



Figure 27. JTAG Clock Input Timing Diagram

Package and Pin Listings

## 18.2 Mechanical Dimensions for the MPC8347E TBGA

Figure 39 shows the mechanical dimensions and bottom surface nomenclature for the MPC8347E, 672-TBGA package.



### Notes:

1.All dimensions are in millimeters.

2.Dimensions and tolerances per ASME Y14.5M-1994.

3.Maximum solder ball diameter measured parallel to datum A.

4.Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

5.Parallelism measurement must exclude any effect of mark on top surface of package.

Figure 39. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC8347E TBGA

| Signal                                 | Package Pin Number         | Pin Type | Power<br>Supply  | Notes |
|----------------------------------------|----------------------------|----------|------------------|-------|
|                                        | DUART                      | I        | 1                |       |
| UART_SOUT[1:2]/MSRCID[0:1]/LSRCID[0:1] | AK27, AN29                 | 0        | OV <sub>DD</sub> |       |
| UART_SIN[1:2]/MSRCID[2:3]/LSRCID[2:3]  | AL28, AM29                 | I/O      | OV <sub>DD</sub> |       |
| UART_CTS[1]/MSRCID4/LSRCID4            | AP30                       | I/O      | OV <sub>DD</sub> |       |
| UART_CTS[2]/MDVAL/ LDVAL               | AN30                       | I/O      | OV <sub>DD</sub> |       |
| UART_RTS[1:2]                          | AP31, AM30                 | 0        | OV <sub>DD</sub> |       |
|                                        | I <sup>2</sup> C interface |          | +                |       |
| IIC1_SDA                               | AK29                       | I/O      | OV <sub>DD</sub> | 2     |
| IIC1_SCL                               | AP32                       | I/O      | OV <sub>DD</sub> | 2     |
| IIC2_SDA                               | AN31                       | I/O      | OV <sub>DD</sub> | 2     |
| IIC2_SCL                               | AM31                       | I/O      | OV <sub>DD</sub> | 2     |
|                                        | SPI                        |          | -                |       |
| SPIMOSI                                | AN32                       | I/O      | OV <sub>DD</sub> |       |
| SPIMISO                                | AP33                       | I/O      | OV <sub>DD</sub> |       |
| SPICLK                                 | AK30                       | I/O      | OV <sub>DD</sub> |       |
| SPISEL                                 | AL31                       | I        | OV <sub>DD</sub> |       |
|                                        | Clocks                     | <b>I</b> | 1                |       |
| PCI_CLK_OUT[0:4]                       | AN9, AP9, AM10, AN10, AJ11 | 0        | OV <sub>DD</sub> |       |
| PCI_SYNC_IN/PCI_CLOCK                  | AK12                       | I        | OV <sub>DD</sub> |       |
| PCI_SYNC_OUT                           | AP11                       | 0        | OV <sub>DD</sub> | 3     |
| RTC/PIT_CLOCK                          | AM32                       | I        | OV <sub>DD</sub> |       |
| CLKIN                                  | AM9                        | I        | OV <sub>DD</sub> |       |
|                                        | JTAG                       | L.       | 1                |       |
| ТСК                                    | E20                        | I        | OV <sub>DD</sub> |       |
| TDI                                    | F20                        | I        | OV <sub>DD</sub> | 4     |
| TDO                                    | B20                        | 0        | OV <sub>DD</sub> | 3     |
| TMS                                    | A20                        | I        | OV <sub>DD</sub> | 4     |
| TRST                                   | B19                        | I        | OV <sub>DD</sub> | 4     |
|                                        | Test                       |          | •                |       |
| TEST                                   | D22                        | I        | OV <sub>DD</sub> | 6     |
| TEST_SEL                               | AL13                       | I        | OV <sub>DD</sub> | 7     |
|                                        | РМС                        | •        | -                |       |
| QUIESCE                                | A18                        | 0        | OV <sub>DD</sub> |       |

| Signal             | Package Pin Number                                                                                                                                                                                                                                      | Pin Type                                                         | Power<br>Supply             | Notes |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-------|
| LV <sub>DD</sub> 2 | C6, D9                                                                                                                                                                                                                                                  | Power for<br>three-speed<br>Ethernet #2<br>I/O (2.5 V,<br>3.3 V) | LV <sub>DD</sub> 2          |       |
| V <sub>DD</sub>    | E19, E29, F7, F9, F11,F13, F15, F17,<br>F18, F21, F23, F25, F29, H29, J6,<br>K29, M29, N6, P29, T29, U30, V6,<br>V29, W29, AB29, AC5, AD29, AF6,<br>AF29, AH29, AJ8, AJ12, AJ14, AJ16,<br>AJ18, AJ20, AJ21, AJ23, AJ25, AJ26,<br>AJ27, AJ28, AJ29, AK10 | Power for core<br>(1.2 V)                                        | V <sub>DD</sub>             |       |
| OV <sub>DD</sub>   | B22, B28, C16, C17, C24, C26, D13,<br>D15, D19, D29, E31, F28, G33, H30,<br>L29, L32, N32, P31, R31, U32, W31,<br>Y29, AA29, AC30, AE31, AF30, AG29,<br>AJ17, AJ30, AK11, AL15, AL19, AL21,<br>AL29, AL30, AM20, AM23, AM24,<br>AM26, AM28, AN11, AN13  | PCI, 10/100<br>Ethernet, and<br>other standard<br>(3.3 V)        | OV <sub>DD</sub>            |       |
| MVREF1             | M3                                                                                                                                                                                                                                                      | I                                                                | DDR<br>reference<br>voltage |       |
| MVREF2             | AD2                                                                                                                                                                                                                                                     | I                                                                | DDR<br>reference<br>voltage |       |

### Table 51. MPC8347E (TBGA) Pinout Listing (continued)

| Signal                                     | Package Pin Number         | Pin Type | Power<br>Supply  | Notes |
|--------------------------------------------|----------------------------|----------|------------------|-------|
|                                            | General Purpose I/O Timers |          | 1                |       |
| GPIO1[0]/GTM1_TIN1/GTM2_TIN2               | D27                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[1]/GTM1_TGATE1/GTM2_TGATE2           | E26                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[2]/GTM1_TOUT1                        | D28                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[3]/GTM1_TIN2/GTM2_TIN1               | G25                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[4]/GTM1_TGATE2/GTM2_TGATE1           | J24                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[5]/GTM1_TOUT2/GTM2_TOUT1             | F26                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[6]/GTM1_TIN3/GTM2_TIN4               | E27                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[7]/GTM1_TGATE3/GTM2_TGATE4           | E28                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[8]/GTM1_TOUT3                        | H25                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[9]/GTM1_TIN4/GTM2_TIN3               | F27                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[10]/GTM1_TGATE4/GTM2_TGATE3          | K24                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[11]/GTM1_TOUT4/GTM2_TOUT3            | G26                        | I/O      | OV <sub>DD</sub> |       |
|                                            | USB Port 1                 |          | 4                |       |
| MPH1_D0_ENABLEN/DR_D0_ENABLEN              | C28                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_D1_SER_TXD/DR_D1_SER_TXD              | F25                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_D2_VMO_SE0/DR_D2_VMO_SE0              | B28                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_D3_SPEED/DR_D3_SPEED                  | C27                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_D4_DP/DR_D4_DP                        | D26                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_D5_DM/DR_D5_DM                        | E25                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_D6_SER_RCV/DR_D6_SER_RCV              | C26                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_D7_DRVVBUS/DR_D7_DRVVBUS              | D25                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_NXT/DR_SESS_VLD_NXT                   | B26                        | I        | OV <sub>DD</sub> |       |
| MPH1_DIR_DPPULLUP/<br>DR_XCVR_SEL_DPPULLUP | E24                        | I/O      | OV <sub>DD</sub> |       |
| MPH1_STP_SUSPEND/<br>DR_STP_SUSPEND        | A27                        | 0        | OV <sub>DD</sub> |       |
| MPH1_PWRFAULT/<br>DR_RX_ERROR_PWRFAULT     | C25                        | I        | OV <sub>DD</sub> |       |
| MPH1_PCTL0/DR_TX_VALID_PCTL0               | A26                        | 0        | OV <sub>DD</sub> |       |
| MPH1_PCTL1/DR_TX_VALIDH_PCTL1              | B25                        | 0        | OV <sub>DD</sub> |       |
| MPH1_CLK/DR_CLK                            | A25                        | I        | OV <sub>DD</sub> |       |
|                                            | USB Port 0                 |          |                  |       |
| MPH0_D0_ENABLEN/DR_D8_CHGVBUS              | D24                        | I/O      | OV <sub>DD</sub> |       |
| MPH0_D1_SER_TXD/DR_D9_DCHGVBUS             | C24                        | I/O      | OV <sub>DD</sub> |       |

### Table 52. MPC8347E (PBGA) Pinout Listing (continued)

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pin Type                                                                                                        | Power<br>Supply    | Notes |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|-------|
| AV <sub>DD</sub> 3 | AF9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Power for DDR<br>DLL (1.2 V)                                                                                    | AV <sub>DD</sub> 3 |       |
| AV <sub>DD</sub> 4 | U2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Power for LBIU<br>DLL (1.2 V)                                                                                   | AV <sub>DD</sub> 4 |       |
| GND                | <ul> <li>A2, B1, B2, D10, D18, E6, E14, E22,<br/>F9, F12, F15, F18, F21, F24, G5, H6,<br/>J23, L4, L6, L12, L13, L14, L15, L16,<br/>L17, M11, M12, M13, M14, M15, M16</li> <li>M17, M18, M23, N11, N12, N13, N14,<br/>N15, N16, N17, N18, P6, P11, P12,<br/>P13, P14, P15, P16, P17, P18, P24,<br/>R5, R11, R12, R13, R14, R15, R16,<br/>R17, R18, R23, T11, T12, T13, T14,<br/>T15, T16, T17, T18, U6, U11, U12,<br/>U13, U14, U15, U16, U17, U18, V12,<br/>V13, V14, V15, V16, V17, V23, V25,<br/>W4, Y6, AA23, AB24, AC5, AC8,<br/>AC11, AC14, AC17, AC20, AD9,<br/>AD15, AD21, AE12, AE18, AF3, AF26</li> </ul> |                                                                                                                 |                    |       |
| GV <sub>DD</sub>   | U9, V9, W10, W19, Y11, Y12, Y14,<br>Y15, Y17, Y18, AA6, AB5, AC9, AC12<br>AC15, AC18, AC21, AC24, AD6, AD8<br>AD14, AD20, AE5, AE11, AE17, AG2<br>AG27                                                                                                                                                                                                                                                                                                                                                                                                                                                              | voltage                                                                                                         | GV <sub>DD</sub>   |       |
| LV <sub>DD</sub> 1 | U20, W25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for<br>three-speed<br>Ethernet #1<br>and for<br>Ethernet<br>management<br>interface I/O<br>(2.5 V, 3.3 V) | LV <sub>DD</sub> 1 |       |
| LV <sub>DD</sub> 2 | V20, Y23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power for<br>three-speed<br>Ethernet #2<br>I/O (2.5 V,<br>3.3 V)                                                | LV <sub>DD</sub> 2 |       |
| V <sub>DD</sub>    | J11, J12, J15, K10, K11, K12, K13,<br>K14, K15, K16, K17, K18, K19, L10,<br>L11, L18, L19, M10, M19, N10, N19,<br>P9, P10, P19, R10, R19, R20, T10,<br>T19, U10, U19, V10, V11, V18, V19,<br>W11, W12, W13, W14, W15, W16,<br>W17, W18                                                                                                                                                                                                                                                                                                                                                                              | Power for core<br>(1.2 V)                                                                                       | V <sub>DD</sub>    |       |
| OV <sub>DD</sub>   | B27, D3, D11, D19, E15, E23, F5, F8,<br>F11, F14, F17, F20, G24, H23, H24,<br>J6, J14, J17, J18, K4, L9, L20, L23,<br>L25, M6, M9, M20, P5, P20, P23, R6,<br>R9, R24, U23, V4, V6                                                                                                                                                                                                                                                                                                                                                                                                                                   | Ethernet, and other standard                                                                                    | OV <sub>DD</sub>   |       |

### Table 52. MPC8347E (PBGA) Pinout Listing (continued)

Clocking

# 19 Clocking

Figure 41 shows the internal distribution of the clocks.



Figure 41. MPC8347E Clock Subsystem

The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8347E is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICD*n*] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUT n signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8347E to function. When the MPC8347E is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND.

### Clocking

Table 54 provides the operating frequencies for the MPC8347E TBGA under recommended operating conditions (see Table 2).

| Characteristic <sup>1</sup>                          | 400 MHz   | 533 MHz   | 667 MHz    | Unit |
|------------------------------------------------------|-----------|-----------|------------|------|
| e300 core frequency ( <i>core_clk</i> )              | 266–400   | 266–533   | 266–667    | MHz  |
| Coherent system bus frequency ( <i>csb_clk</i> )     | 100–266   | 100–266   | 100–333    | MHz  |
| DDR and memory bus frequency (MCLK) <sup>2</sup>     | 100–133   | 100–133   | 100–166.67 | MHz  |
| Local bus frequency (LCLK <i>n</i> ) <sup>3</sup>    | 16.67–133 | 16.67–133 | 16.67–133  | MHz  |
| PCI input frequency (CLKIN or PCI_CLK)               | 25–66     | 25–66     | 25–66      | MHz  |
| Security core maximum internal operating frequency   | 133       | 133       | 166        | MHz  |
| USB_DR, USB_MPH maximum internal operating frequency | 133       | 133       | 166        | MHz  |

### Table 54. Operating Frequencies for TBGA

<sup>1</sup> The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table.

<sup>2</sup> The DDR data rate is 2x the DDR memory bus frequency.

<sup>3</sup> The local bus frequency is 1/2, 1/4, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBIUCM]).

Table 55 provides the operating frequencies for the MPC8347E PBGA under recommended operating conditions.

| Characteristic <sup>1</sup>                          | 266 MHz 333 MHz 400 MHz |         | 400 MHz | Unit |
|------------------------------------------------------|-------------------------|---------|---------|------|
| e300 core frequency ( <i>core_clk</i> )              | 200–266                 | MHz     |         |      |
| Coherent system bus frequency ( <i>csb_clk</i> )     |                         | 100–266 |         | MHz  |
| Local bus frequency (LCLKn) <sup>2</sup>             | 16.67–133               |         |         | MHz  |
| PCI input frequency (CLKIN or PCI_CLK)               | 25–66                   |         |         | MHz  |
| Security core maximum internal operating frequency   | 133                     |         |         | MHz  |
| USB_DR, USB_MPH maximum internal operating frequency | 133                     |         |         | MHz  |

### Table 55. Operating Frequencies for PBGA

<sup>1</sup> The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table.

<sup>2</sup> The local bus frequency is 1/2, 1/4, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBIUCM]).

### Thermal

many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### 20.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### 20.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

Some application environments require a heat sink to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta IA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.

Table 63 and Table 64 show heat sink thermal resistance for TBGA and PBGA of the MPC8347E.

Table 63. Heat Sink and Thermal Resistance of MPC8347E (TBGA)

| Heat Sink Assuming Thermal Grease                                     | Air Flow           | 35 	imes 35  mm TBGA |
|-----------------------------------------------------------------------|--------------------|----------------------|
| neat Sink Assuming Merinal Grease                                     |                    | Thermal Resistance   |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                            | Natural convection | 10                   |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                            | 1 m/s              | 6.5                  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                            | 2 m/s              | 5.6                  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                           | Natural convection | 8.4                  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                           | 1 m/s              | 4.7                  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                           | 2 m/s              | 4                    |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                        | Natural convection | 5.7                  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                        | 1 m/s              | 3.5                  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                        | 2 m/s              | 2.7                  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion            | Natural convection | 6.7                  |
| MEI, 75 $\times$ 85 $\times$ 12 no adjacent board, extrusion          | 1 m/s              | 4.1                  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion            | 2 m/s              | 2.8                  |
| MEI, 75 $\times$ 85 $\times$ 12 mm, adjacent board, 40 mm side bypass | 1 m/s              | 3.1                  |

### Table 64. Heat Sink and Thermal Resistance of MPC8347E (PBGA)

| Heat Sink Assuming Thermal Grease          | Air Flow           | $29 \times 29 \text{ mm PBGA}$ |
|--------------------------------------------|--------------------|--------------------------------|
| Treat onic Assuming Thermal Orease         | All How            | Thermal Resistance             |
| AAVID $30 \times 30 \times 9.4$ mm pin fin | Natural convection | 13.5                           |
| AAVID $30 \times 30 \times 9.4$ mm pin fin | 1 m/s              | 9.6                            |

### System Design Information

the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

## 21.7 Pull-Up Resistor Requirements

The MPC8347E requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, the Ethernet Management MDIO pin, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, *PowerQUICC<sup>TM</sup> Design Checklist*.

# 22 Document Revision History

Table 66 provides a revision history of this document.

| Table 66. Docum | ent Revision History |
|-----------------|----------------------|
|-----------------|----------------------|

| Revision | Date   | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11       | 2/2009 | In Section 21.1, "System Clocking," removed "(AVDD1)" and "(AVDD2") from bulleted list.<br>In Section 21.2, "PLL Power Supply Filtering," in the second paragraph, changed "provide five independent filter circuits," and "the five AVDD pins" to provide four independent filter circuits," and "the four AVDD pins."                                                                           |
|          |        | In Table 35, removed row for rise time (tl2CR). Removed minimum value of tl2CF. Added note 5 stating that the device does not follow the I2C-BUS Specifications version 2.1 regarding the tl2CF AC                                                                                                                                                                                                |
|          |        | parameter.<br>In Table 54, corrected the max csb_clk to 266 MHz.                                                                                                                                                                                                                                                                                                                                  |
|          |        | In Table 60, added PLL configurations 903, 923, A03, A23, and 503 for 533 MHz                                                                                                                                                                                                                                                                                                                     |
|          |        | In Table 35, corrected $t_{LBKHOV}$ parametr to $t_{LBKLOV}$ (output data is driven on falling edge of clock in DLL bypass mode). Similarly, made the same correction to Figure 21, Figure 23, and Figure 24 for output signals.                                                                                                                                                                  |
|          |        | Added Figure 1 and Figure 4.                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | In Table 9.2, clarified that AC table is for ULPI only.                                                                                                                                                                                                                                                                                                                                           |
|          |        | Added footnote 4 to Table 67.                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | In Table 67, updated note 1 to say the following: "For temperature range = C, processor frequency is up to 667(TBGA) with a platform frequency of 333 and limited to 400 (PBGA) with a platform frequency of 266."                                                                                                                                                                                |
|          |        | Added footnote 10 and 11 to Table 51 and Table 52.                                                                                                                                                                                                                                                                                                                                                |
|          |        | In Table 51, Table 52, updated note 11 to say the following: "SEC1_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net."                                                                                      |
|          |        | Added footnote 6 to Table 7.                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | In Table 7, updated the note 6 to say the following: "The Spread spectrum clocking. Is allowed with 1% input frequency down-spread at maximum 50KHz modulation rate regardless of input frequency."                                                                                                                                                                                               |
|          |        | In 8.1.1, removed the note "The potential applied to the input of a GMII, MII, TBI, RGMII, or RTBI receiver may exceed the potential of the receiver power supply (that is, a RGMII driver powered from a 3.6 V supply driving VOH into a RGMII receiver powered from a 2.5-V supply). Tolerance for dissimilar RGMII driver and receiver supply potentials is implicit in these specifications." |
| 10       | 4/2007 | In Table 3, "Output Drive Capability," changed the values in the Output Impedance column and added USB to the seventh row.                                                                                                                                                                                                                                                                        |
|          |        | In Table 54, "Operating Frequencies for TBGA," added column for 400 MHz.<br>In Section 21.7, "Pull-Up Resistor Requirements," deleted last two paragraphs and after first paragraph, added a new paragraph.<br>Deleted Section 21.8, "JTAG Configuration Signals," and Figure 43, "JTAG Interface Connection."                                                                                    |
| 9        | 3/2007 | In Table 54, "Operating Frequencies for TBGA," in the 'Coherent system bus frequency ( <i>csb_clk</i> )' row, changed the value in the 533 MHz column to 100–333.                                                                                                                                                                                                                                 |
|          |        | In Table 60, "Suggested PLL Configurations," under the subhead, '33 MHz CLKIN/PCI_CLK Options,' added row A03 between Ref. No. 724 and 804. Under the subhead '66 MHz CLKIN/PCI_CLK Options,' added row 503 between Ref. No. 305 and 404. For Ref. No. 306, changed the CORE PLL value to 0000110.                                                                                                |
|          |        | In Section 23, "Ordering Information," replaced first paragraph and added a note.<br>In Section 23.1, "Part Numbers Fully Addressed by This Document," replaced first paragraph.                                                                                                                                                                                                                  |