# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                                 |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 266MHz                                                                 |
| Co-Processors/DSP               | · .                                                                    |
| RAM Controllers                 | DDR                                                                    |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | · .                                                                    |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | USB 2.0 + PHY (2)                                                      |
| Voltage - I/O                   | 2.5V, 3.3V                                                             |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                     |
| Security Features               | · .                                                                    |
| Package / Case                  | 620-BBGA Exposed Pad                                                   |
| Supplier Device Package         | 620-HBGA (29x29)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8347cvraddb |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Overview

This section provides a high-level overview of the MPC8347E features. Figure 1 shows the major functional units within the MPC8347E.



### Figure 1. MPC8347E Block Diagram

Major features of the MPC8347E are as follows:

- Embedded PowerPC e300 processor core; operates at up to 667 MHz
  - High-performance, superscalar processor core
  - Floating-point, integer, load/store, system register, and branch processing units
  - 32-Kbyte instruction cache, 32-Kbyte data cache
  - Lockable portion of L1 cache
  - Dynamic power management
  - Software-compatible with the other Freescale processor families that implement Power Architecture technology
- Double data rate, DDR SDRAM memory controller
  - Programmable timing for DDR-1 SDRAM
  - 32- or 64-bit data interface, up to 333-MHz data rate for TBGA, 266 MHz for PBGA
  - Four banks of memory, each up to 1 Gbyte
  - DRAM chip configurations from 64 Mbit to 1 Gbit with x8/x16 data ports
  - Full error checking and correction (ECC) support
  - Page mode support (up to 16 simultaneous open pages)
  - Contiguous or discontiguous memory mapping
  - Read-modify-write support
  - Sleep mode for self-refresh SDRAM
  - Auto refresh

#### Overview

- Data chaining and direct mode
- Interrupt on completed segment and chain
- DUART
  - Two 4-wire interfaces (RxD, TxD, RTS, CTS)
  - Programming model compatible with the original 16450 UART and the PC16550D
- Serial peripheral interface (SPI) for master or slave
- General-purpose parallel I/O (GPIO)
  - 52 parallel I/O pins multiplexed on various chip interfaces
- System timers
  - Periodic interrupt timer
  - Real-time clock
  - Software watchdog timer
  - Eight general-purpose timers
- Designed to comply with IEEE Std. 1149.1<sup>™</sup>, JTAG boundary scan
- Integrated PCI bus and SDRAM clock generation

Figure 3 shows the undershoot and overshoot voltage of the PCI interface of the MPC8347E for the 3.3-V signals, respectively.



Figure 3. Maximum AC Waveforms on PCI Interface for 3.3-V Signaling

# 2.1.3 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                                        | Output Impedance<br>(Ω) | Supply<br>Voltage                                         |
|----------------------------------------------------|-------------------------|-----------------------------------------------------------|
| Local bus interface utilities signals              | 40                      | OV <sub>DD</sub> = 3.3 V                                  |
| PCI signals (not including PCI output clocks)      | 25                      |                                                           |
| PCI output clocks (including PCI_SYNC_OUT)         | 40                      |                                                           |
| DDR signal                                         | 18                      | GV <sub>DD</sub> = 2.5 V                                  |
| TSEC/10/100 signals                                | 40                      | LV <sub>DD</sub> = 2.5/3.3 V                              |
| DUART, system control, I <sup>2</sup> C, JTAG, USB | 40                      | OV <sub>DD</sub> = 3.3 V                                  |
| GPIO signals                                       | 40                      | OV <sub>DD</sub> = 3.3 V,<br>LV <sub>DD</sub> = 2.5/3.3 V |

Table 3. Output Drive Capability

# 2.2 Power Sequencing

MPC8347E does not require the core supply voltage and I/O supply voltages to be applied in any particular order. Note that during the power ramp up, before the power supplies are stable, there may be a period of time that I/O pins are actively driven. After the power is stable, as long as **PORESET** is asserted, most I/O pins are three-stated. To minimize the time that I/O pins are actively driven, it is recommended to apply core voltage before I/O voltage and assert **PORESET** before the power supplies fully ramp up.

# 5 **RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8347E.

# 5.1 **RESET DC Electrical Characteristics**

Table 8 provides the DC electrical characteristics for the RESET pins of the MPC8347E.

| Table 8. | RESET | Pins DC | Electrical | Characteristics' |  |
|----------|-------|---------|------------|------------------|--|
|          |       |         |            |                  |  |

| Characteristic                   | Symbol          | Condition                 | Min  | Мах                    | Unit |
|----------------------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage               | V <sub>IH</sub> |                           | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage                | V <sub>IL</sub> |                           | -0.3 | 0.8                    | V    |
| Input current                    | I <sub>IN</sub> |                           |      | ±5                     | μΑ   |
| Output high voltage <sup>2</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage               | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | _    | 0.5                    | V    |
| Output low voltage               | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _    | 0.4                    | V    |

#### Notes:

1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE.

2. HRESET and SRESET are open drain pins, thus V<sub>OH</sub> is not relevant for those pins.

# 5.2 **RESET AC Electrical Characteristics**

Table 9 provides the reset initialization AC timing specifications of the MPC8347E.

Table 9. RESET Initialization Timing Specifications

| Parameter/Condition                                                                                                                                                          | Min | Мах | Unit                     | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Required assertion time of HRESET or SRESET (input) to activate reset flow                                                                                                   | 32  | _   | <sup>t</sup> PCI_SYNC_IN | 1     |
| Required assertion time of PORESET with stable clock applied to CLKIN when the MPC8347E is in PCI host mode                                                                  | 32  | _   | t <sub>CLKIN</sub>       | 2     |
| Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the MPC8347E is in PCI agent mode                                                           | 32  | _   | <sup>t</sup> PCI_SYNC_IN | 1     |
| HRESET/SRESET assertion (output)                                                                                                                                             | 512 | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET negation to SRESET negation (output)                                                                                                                                  | 16  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Input setup time for POR configuration signals<br>(CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with<br>respect to negation of PORESET when the MPC8347E is in PCI<br>host mode  | 4   | _   | <sup>t</sup> clkin       | 2     |
| Input setup time for POR configuration signals<br>(CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with<br>respect to negation of PORESET when the MPC8347E is in PCI<br>agent mode | 4   | _   | <sup>t</sup> PCI_SYNC_IN | 1     |

| Parameter/Condition                                                                                 | Min | Мах | Unit                     | Notes |
|-----------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Input hold time for POR configuration signals with respect to negation of HRESET                    | 0   | _   | ns                       |       |
| Time for the MPC8347E to turn off POR configuration signals with respect to the assertion of HRESET | _   | 4   | ns                       | 3     |
| Time for the MPC8347E to turn on POR configuration signals with respect to the negation of HRESET   | 1   | _   | <sup>t</sup> PCI_SYNC_IN | 1, 3  |

### Table 9. RESET Initialization Timing Specifications (continued)

#### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. In PCI host mode, the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8349E PowerQUICC™ II Pro Integrated Host Processor Family Reference Manual*.

- 2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is valid only in PCI host mode. See the MPC8349E PowerQUICC™ II Pro Integrated Host Processor Family Reference Manual.
- 3. POR configuration signals consist of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.

### Table 10 lists the PLL and DLL lock times.

#### Table 10. PLL and DLL Lock Times

| Parameter/Condition | Min  | Мах     | Unit           | Notes |
|---------------------|------|---------|----------------|-------|
| PLL lock times      | -    | 100     | μs             |       |
| DLL lock times      | 7680 | 122,880 | csb_clk cycles | 1, 2  |

#### Notes:

1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum.

2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 19, "Clocking."

#### DDR SDRAM

### Table 14. DDR SDRAM Output AC Timing Specifications for Source Synchronous Mode (continued)

At recommended operating conditions with  $GV_{DD}$  of 2.5 V ± 5%.

| Parameter         | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|-------------------|---------------------|------|-----|------|-------|
| MDQS epilogue end | t <sub>DDKLME</sub> | -0.9 | 0.3 | ns   | 7     |

Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. In the source synchronous mode, MCK/MCK can be shifted in 1/4 applied cycle increments through the clock control register. For the skew measurements referenced for t<sub>AOSKEW</sub> it is assumed that the clock adjustment is set to align the address/command valid with the rising edge of MCK.
- 4. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.
- 5. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. In source synchronous mode, this will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8349E PowerQUICC<sup>™</sup> II Pro Integrated Host Processor Family Reference Manual, for a description and understanding of the timing modifications enabled by use of these bits.
- 6. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the MPC8347E.
- 7. All outputs are referenced to the rising edge of MCK(n) at the pins of the MPC8347E. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.

Figure 5 shows the DDR SDRAM output timing for address skew with respect to any MCK.



Figure 5. Timing Diagram for t<sub>AOSKEW</sub> Measurement

Figure 6 provides the AC test load for the DDR bus.

#### DDR SDRAM

| Load                                               | Delay | Unit |
|----------------------------------------------------|-------|------|
| 4 devices (12 pF)                                  | 3.0   | ns   |
| 9 devices (27 pF)                                  | 3.6   | ns   |
| 36 devices (108 pF) + 40 pF compensation capacitor | 5.0   | ns   |
| 36 devices (108 pF) + 80 pF compensation capacitor | 5.2   | ns   |

### Table 16. Expected Delays for Address/Command

Figure 14 shows the TBI receive AC timing diagram.



Figure 14. TBI Receive AC Timing Diagram

# 8.2.4 RGMII and RTBI AC Timing Specifications

### Table 27 presents the RGMII and RTBI AC timing specifications.

#### Table 27. RGMII and RTBI AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 2.5 V  $\pm$  5%.

| Parameter/Condition                                    | Symbol <sup>1</sup>                   | Min  | Тур | Мах  | Unit |
|--------------------------------------------------------|---------------------------------------|------|-----|------|------|
| Data to clock output skew (at transmitter)             | t <sub>SKRGT</sub>                    | -0.5 | —   | 0.5  | ns   |
| Data to clock input skew (at receiver) <sup>2</sup>    | t <sub>SKRGT</sub>                    | 1.0  | —   | 2.8  | ns   |
| Clock cycle duration <sup>3</sup>                      | t <sub>RGT</sub>                      | 7.2  | 8.0 | 8.8  | ns   |
| Duty cycle for 1000Base-T <sup>4, 5</sup>              | t <sub>RGTH</sub> /t <sub>RGT</sub>   | 45   | 50  | 55   | %    |
| Duty cycle for 10BASE-T and 100BASE-TX <sup>3, 5</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub>   | 40   | 50  | 60   | %    |
| Rise time (20%–80%)                                    | t <sub>RGTR</sub>                     | _    | —   | 0.75 | ns   |
| Fall time (20%–80%)                                    | t <sub>RGTF</sub>                     | _    | —   | 0.75 | ns   |
| GTX_CLK125 reference clock period                      | t <sub>G12</sub> 6                    | _    | 8.0 | —    | ns   |
| GTX_CLK125 reference clock duty cycle                  | t <sub>G125H</sub> /t <sub>G125</sub> | 47   | —   | 53   | %    |

Notes:

 In general, the clock reference symbol for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Also, the notation for rise (R) and fall (F) times follows the clock symbol. For symbols representing skews, the subscript is SK followed by the clock being skewed (RGT).

2. This implies that PC board design requires clocks to be routed so that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.

3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.

- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned.
- 5. Duty cycle reference is  $LV_{DD}/2$ .

6. This symbol represents the external GTX\_CLK125 and does not follow the original symbol naming convention.

# 8.3.2 MII Management AC Electrical Specifications

Table 30 provides the MII management AC timing specifications.

#### Table 30. MII Management AC Timing Specifications

At recommended operating conditions with  $LV_{DD}$  is 3.3 V ± 10% or 2.5 V ± 5%.

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|----------------------------|---------------------|-----|-----|-----|------|-------|
| MDC frequency              | f <sub>MDC</sub>    |     | 2.5 |     | MHz  | 2     |
| MDC period                 | t <sub>MDC</sub>    | _   | 400 | —   | ns   |       |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32  | —   | —   | ns   |       |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10  | —   | 170 | ns   | 3     |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5   | —   | —   | ns   |       |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0   | —   | —   | ns   |       |
| MDC rise time              | t <sub>MDCR</sub>   |     | _   | 10  | ns   |       |
| MDC fall time              | t <sub>MDHF</sub>   | _   | _   | 10  | ns   |       |

#### Notes:

1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

- 2. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the maximum frequency is 8.3 MHz and the minimum frequency is 1.2 MHz; for a csb\_clk of 375 MHz, the maximum frequency is 11.7 MHz and the minimum frequency is 1.7 MHz).
- 3. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the delay is 70 ns and for a csb\_clk of 333 MHz, the delay is 58 ns).

Figure 16 shows the MII management AC timing diagram.



Figure 16. MII Management Interface Timing Diagram

# 15 GPIO

This section describes the DC and AC electrical specifications for the GPIO.

# **15.1 GPIO DC Electrical Characteristics**

Table 45 provides the DC electrical characteristics for the MPC8347E GPIO.

### **Table 45. GPIO DC Electrical Characteristics**

| Characteristic      | Symbol          | Condition                 | Min  | Max                    | Unit |
|---------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> |                           | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> |                           | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> |                           |      | ±5                     | μΑ   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _    | 0.4                    | V    |

# 15.2 GPIO AC Timing Specifications

Table 46 provides the GPIO input and output AC timing specifications.

### Table 46. GPIO Input AC Timing Specifications<sup>1</sup>

| Characteristic                  | Symbol <sup>2</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |

#### Notes:

1. Input specifications are measured from the 50 percent level of the signal to the 50 percent level of the rising edge of CLKIN. Timings are measured at the pin.

 GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by external synchronous logic. GPIO inputs must be valid for at least t<sub>PIWID</sub> ns to ensure proper operation. Package and Pin Listings

# 18.4 Mechanical Dimensions for the MPC8347E PBGA

Figure 40 shows the mechanical dimensions and bottom surface nomenclature for the MPC8347E, 620-PBGA package.



#### Notes:

1.All dimensions are in millimeters.

2.Dimensioning and tolerancing per ASME Y14. 5M-1994.

3.Maximum solder ball diameter measured parallel to datum A.

4.Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

# Figure 40. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC8347E PBGA

| Signal                            | Signal Package Pin Number  |     | Power<br>Supply  | Notes |
|-----------------------------------|----------------------------|-----|------------------|-------|
| LBCTL                             | AN26                       | 0   | OV <sub>DD</sub> |       |
| LALE                              | AK24                       | 0   | OV <sub>DD</sub> |       |
| LGPL0/LSDA10/cfg_reset_source0    | AP27                       | I/O | OV <sub>DD</sub> |       |
| LGPL1/LSDWE/cfg_reset_source1     | AL25                       | I/O | OV <sub>DD</sub> |       |
| LGPL2/LSDRAS/LOE                  | AJ24                       | 0   | OV <sub>DD</sub> |       |
| LGPL3/LSDCAS/cfg_reset_source2    | AN27                       | I/O | OV <sub>DD</sub> |       |
| LGPL4/LGTA/LUPWAIT/LPBSE          | AP28                       | I/O | OV <sub>DD</sub> |       |
| LGPL5/cfg_clkin_div               | AL26                       | I/O | OV <sub>DD</sub> |       |
| LCKE                              | AM27                       | 0   | OV <sub>DD</sub> |       |
| LCLK[0:2]                         | AN28, AK26, AP29           | 0   | OV <sub>DD</sub> |       |
| LSYNC_OUT                         | AM12                       | 0   | OV <sub>DD</sub> |       |
| LSYNC_IN                          | AJ10                       | I   | OV <sub>DD</sub> |       |
|                                   | General Purpose I/O Timers | -   |                  | -     |
| GPIO1[0]/GTM1_TIN1/GTM2_TIN2      | F24                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[1]/GTM1_TGATE1/GTM2_TGATE2  | E24                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[2]/GTM1_TOUT1               | B25                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[3]/GTM1_TIN2/GTM2_TIN1      | D24                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[4]/GTM1_TGATE2/GTM2_TGATE1  | A25                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[5]/GTM1_TOUT2/GTM2_TOUT1    | B24                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[6]/GTM1_TIN3/GTM2_TIN4      | A24                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[7]/GTM1_TGATE3/GTM2_TGATE4  | D23                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[8]/GTM1_TOUT3               | B23                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[9]/GTM1_TIN4/GTM2_TIN3      | A23                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[10]/GTM1_TGATE4/GTM2_TGATE3 | F22                        | I/O | OV <sub>DD</sub> |       |
| GPIO1[11]/GTM1_TOUT4/GTM2_TOUT3   | E22                        | I/O | OV <sub>DD</sub> |       |
|                                   | USB Port 1                 |     |                  |       |
| MPH1_D0_ENABLEN/DR_D0_ENABLEN     | A26                        | I/O | OV <sub>DD</sub> |       |
| MPH1_D1_SER_TXD/DR_D1_SER_TXD     | B26                        | I/O | OV <sub>DD</sub> |       |
| MPH1_D2_VMO_SE0/DR_D2_VMO_SE0     | D25                        | I/O | OV <sub>DD</sub> |       |
| MPH1_D3_SPEED/DR_D3_SPEED         | A27                        | I/O | OV <sub>DD</sub> |       |
| MPH1_D4_DP/DR_D4_DP               | B27                        | I/O | OV <sub>DD</sub> |       |
| MPH1_D5_DM/DR_D5_DM               | C27                        | I/O | OV <sub>DD</sub> |       |
| MPH1_D6_SER_RCV/DR_D6_SER_RCV     | D26                        | I/O | OV <sub>DD</sub> |       |
| MPH1_D7_DRVVBUS/DR_D7_DRVVBUS     | E26                        | I/O | OV <sub>DD</sub> | T     |

# Table 51. MPC8347E (TBGA) Pinout Listing (continued)

| Signal                        | Package Pin Number                     | Pin Type | Power<br>Supply   | Notes |
|-------------------------------|----------------------------------------|----------|-------------------|-------|
|                               | Gigabit Reference Clock                |          |                   |       |
| EC_GTX_CLK125                 | C8                                     | I        | LV <sub>DD1</sub> |       |
| Three-S                       | peed Ethernet Controller (Gigabit Ethe | ernet 1) |                   |       |
| TSEC1_COL/GPIO2[20]           | A17                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_CRS/GPIO2[21]           | F12                                    | I/O      | LV <sub>DD1</sub> |       |
| TSEC1_GTX_CLK                 | D10                                    | 0        | LV <sub>DD1</sub> | 3     |
| TSEC1_RX_CLK                  | A11                                    | I        | LV <sub>DD1</sub> |       |
| TSEC1_RX_DV                   | B11                                    | I        | LV <sub>DD1</sub> |       |
| TSEC1_RX_ER/GPIO2[26]         | B17                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_RXD[7:4]/GPIO2[22:25]   | B16, D16, E16, F16                     | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_RXD[3:0]                | E10, A8, F10, B8                       | I        | LV <sub>DD1</sub> |       |
| TSEC1_TX_CLK                  | D17                                    | I        | OV <sub>DD</sub>  |       |
| TSEC1_TXD[7:4]/GPIO2[27:30]   | A15, B15, A14, B14                     | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_TXD[3:0]                | A10, E11, B10, A9                      | 0        | LV <sub>DD1</sub> | 11    |
| TSEC1_TX_EN                   | B9                                     | 0        | LV <sub>DD1</sub> |       |
| TSEC1_TX_ER/GPIO2[31]         | A16                                    | I/O      | OV <sub>DD</sub>  |       |
| Three-S                       | peed Ethernet Controller (Gigabit Ethe | ernet 2) | •                 |       |
| TSEC2_COL/GPIO1[21]           | C14                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC2_CRS/GPIO1[22]           | D6                                     | I/O      | LV <sub>DD2</sub> |       |
| TSEC2_GTX_CLK                 | A4                                     | 0        | LV <sub>DD2</sub> |       |
| TSEC2_RX_CLK                  | B4                                     | I        | LV <sub>DD2</sub> |       |
| TSEC2_RX_DV/GPIO1[23]         | E6                                     | I/O      | LV <sub>DD2</sub> |       |
| TSEC2_RXD[7:4]/GPIO1[26:29]   | A13, B13, C13, A12                     | I/O      | OV <sub>DD</sub>  |       |
| TSEC2_RXD[3:0]/GPIO1[13:16]   | D7, A6, E8, B7                         | I/O      | LV <sub>DD2</sub> |       |
| TSEC2_RX_ER/GPIO1[25]         | D14                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC2_TXD[7]/GPIO1[31]        | B12                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC2_TXD[6]/DR_XCVR_TERM_SEL | C12                                    | 0        | OV <sub>DD</sub>  |       |
| TSEC2_TXD[5]/DR_UTMI_OPMODE1  | D12                                    | 0        | OV <sub>DD</sub>  |       |
| TSEC2_TXD[4]/DR_UTMI_OPMODE0  | E12                                    | 0        | OV <sub>DD</sub>  |       |
| TSEC2_TXD[3:0]/GPIO1[17:20]   | B5, A5, F8, B6                         | I/O      | LV <sub>DD2</sub> |       |
| TSEC2_TX_ER/GPIO1[24]         | F14                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC2_TX_EN/GPIO1[12]         | C5                                     | I/O      | LV <sub>DD2</sub> | 3     |
| TSEC2_TX_CLK/GPIO1[30]        | E14                                    | I/O      | OV <sub>DD</sub>  |       |

# Table 51. MPC8347E (TBGA) Pinout Listing (continued)

| Table 51. MPC8347E (TBGA) | Pinout Listing (continued) |
|---------------------------|----------------------------|
|---------------------------|----------------------------|

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pin Type                                                                                                        | Power<br>Supply    | Notes |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|-------|
|                    | System Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                 |                    | I     |
| PORESET            | C18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                                                                               | OV <sub>DD</sub>   |       |
| HRESET             | B18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                                                                             | $OV_{DD}$          | 1     |
| SRESET             | D18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                                                                             | $OV_{DD}$          | 2     |
|                    | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                 |                    |       |
| THERM0             | K32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                                                                               |                    | 9     |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                 |                    |       |
| AV <sub>DD</sub> 1 | L31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for e300<br>PLL (1.2 V)                                                                                   | AV <sub>DD</sub> 1 |       |
| AV <sub>DD</sub> 2 | AP12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Power for<br>system PLL<br>(1.2 V)                                                                              | AV <sub>DD</sub> 2 |       |
| AV <sub>DD</sub> 3 | AE1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for DDR<br>DLL (1.2 V)                                                                                    | AV <sub>DD</sub> 3 |       |
| AV <sub>DD</sub> 4 | AJ13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Power for LBIU<br>DLL (1.2 V)                                                                                   | AV <sub>DD</sub> 4 |       |
| GND                | <ul> <li>A1, A34, C1, C7, C10, C11, C15, C23,</li> <li>C25, C28, D1, D8, D20, D30, E7, E13,</li> <li>E15, E17, E18, E21, E23, E25, E32,</li> <li>F6, F19, F27, F30, F34, G31, H5, J4,</li> <li>J34, K30, L5, M2, M5, M30, M33, N3,</li> <li>N5, P30, R5, R32, T5, T30, U6, U29,</li> <li>U33, V2, V5, V30, W6, W30, Y30,</li> <li>AA2, AA30, AB2, AB6, AB30, AC3,</li> <li>AC6, AD31, AE5, AF2, AF5, AF31,</li> <li>AG30, AG31, AH4, AJ3, AJ19, AJ22,</li> <li>AK7, AK13, AK14, AK16, AK18, AK20,</li> <li>AK25, AK28, AL3, AL5, AL10, AL12,</li> <li>AL22, AL27, AM1, AM6, AM7, AN12,</li> <li>AN17, AN34, AP1, AP8, AP34</li> </ul> |                                                                                                                 | _                  |       |
| GV <sub>DD</sub>   | A2, E2, G5, G6, J5, K4, K5, L4, N4, P5,<br>R6, T6, U5, V1, W5, Y5, AA4, AB3,<br>AC4, AD5, AF3, AG5, AH2, AH5, AH6,<br>AJ6, AK6, AK8, AK9, AL6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Power for DDR<br>DRAM I/O<br>voltage<br>(2.5 V)                                                                 | GV <sub>DD</sub>   |       |
| LV <sub>DD</sub> 1 | C9, D11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Power for<br>three-speed<br>Ethernet #1<br>and for<br>Ethernet<br>management<br>interface I/O<br>(2.5 V, 3.3 V) | LV <sub>DD</sub> 1 |       |

| Signal | Package Pin Number                                                                                                                                                                                                                                                                                                                                          | Pin Type | Power<br>Supply | Notes |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-------|
|        | No Connection                                                                                                                                                                                                                                                                                                                                               |          |                 |       |
| NC     | W32, AA31, AA32, AA33, AA34,<br>AB31, AB32, AB33, AB34, AC29,<br>AC31, AC33, AC34, AD30, AD32,<br>AD33, AD34, AE29, AE30, AH32,<br>AH33, AH34, AM33, AJ31, AJ32,<br>AJ33, AJ34, AK32, AK33, AK34,<br>AM34, AL33, AL34, AK31, AH30,<br>AC32, AE32, AH31, AL32, AG34,<br>AE33, AF32, AE34, AF34, AF33,<br>AG33, AG32, AL11, AM11, AP10, Y32,<br>Y34, Y31, Y33 | _        | _               |       |

# Table 51. MPC8347E (TBGA) Pinout Listing (continued)

#### Notes:

- 1. This pin is an open-drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 2. This pin is an open-drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 3. During reset, this output is actively driven rather than three-stated.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.
- 6. This pin must always be tied to GND.
- 7. This pin must always be pulled up to  $OV_{DD}$ .
- 8. This pin must always be left not connected.
- 9. Thermal sensitive resistor.
- 10.It is recommended that MDIC0 be tied to GRD using an 18  $\Omega$  resistor and MDIC1 be tied to DDR power using an 18  $\Omega$  resistor.
- 11.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.

# Table 52 provides the pinout listing for the MPC8347E, 620 PBGA package.

### Table 52. MPC8347E (PBGA) Pinout Listing

| Signal            | Package Pin Number                                                                                                                                                 | Pin Type | Power<br>Supply  | Notes |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
|                   | PCI                                                                                                                                                                |          |                  |       |
| PCI1_INTA/IRQ_OUT | D20                                                                                                                                                                | 0        | OV <sub>DD</sub> | 2     |
| PCI1_RESET_OUT    | B21                                                                                                                                                                | 0        | OV <sub>DD</sub> |       |
| PCI1_AD[31:0]     | E19, D17, A16, A18, B17, B16, D16,<br>B18, E17, E16, A15, C16, D15, D14,<br>C14, A12, D12, B11, C11, E12, A10,<br>C10, A9, E11, E10, B9, B8, D9, A8,<br>C9, D8, C8 | I/O      | OV <sub>DD</sub> |       |
| PCI1_C/BE[3:0]    | A17, A14, A11, B10                                                                                                                                                 | I/O      | OV <sub>DD</sub> |       |
| PCI1_PAR          | D13                                                                                                                                                                | I/O      | OV <sub>DD</sub> |       |
| PCI1_FRAME        | B14                                                                                                                                                                | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_TRDY         | A13                                                                                                                                                                | I/O      | OV <sub>DD</sub> | 5     |

### Table 52. MPC8347E (PBGA) Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power<br>Supply             | Notes |
|--------|--------------------|----------|-----------------------------|-------|
| MVREF1 | AF19               | I        | DDR<br>reference<br>voltage |       |
| MVREF2 | AE10               | I        | DDR<br>reference<br>voltage |       |
|        | No Connection      |          |                             |       |
| NC     | V1, V2, V5         |          |                             |       |

#### Notes:

- 1. This pin is an open-drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 2. This pin is an open-drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 3. During reset, this output is actively driven rather than three-stated.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.
- 6. This pin must always be tied to GND.
- 7. This pin must always be left not connected.
- 8. Thermal sensitive resistor.
- 9. It is recommended that MDIC0 be tied to GRD using an 18 Ω resistor and MDIC1 be tied to DDR power using an 18 Ω resistor.
- 10.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.

As shown in Figure 41, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbiu\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

 $csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$ 

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 + CFG\_CLKIN\_DIV) is the CLKIN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL), which is loaded at power-on reset or by one of the hard-coded reset options. See the chapter on reset, clocking, and initialization in the *MPC8349E Reference Manual* for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + RCWL[DDRCM])$ 

 $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbiu\_clk* frequency is determined by the following equation:

 $lbiu_clk = csb_clk \times (1 + RCWL[LBIUCM])$ 

*lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LBIU clock divider ratio is controlled by LCCR[CLKDIV].

In addition, some of the internal units may have to be shut off or operate at lower frequency than the  $csb\_clk$  frequency. Those units have a default clock ratio that can be configured by a memory-mapped register after the device exits reset. Table 53 specifies which units have a configurable clock frequency.

| Unit                     | Default<br>Frequency | Options                                   |
|--------------------------|----------------------|-------------------------------------------|
| TSEC1                    | csb_clk/3            | Off, csb_clk, csb_clk/2, csb_clk/3        |
| TSEC2, I <sup>2</sup> C1 | csb_clk/3            | Off, csb_clk, csb_clk/2, csb_clk/3        |
| Security core            | csb_clk/3            | Off, csb_clk, csb_clk/2, csb_clk/3        |
| USB DR, USB MPH          | csb_clk/3            | Off, csb_clk, csb_clk/2, <i>csb_clk/3</i> |
| PCI and DMA complex      | csb_clk              | Off, <i>csb_clk</i>                       |

Table 53. Configurable Clock Units

| Revision | Date   | Substantive Change(s)                                                                                   |  |
|----------|--------|---------------------------------------------------------------------------------------------------------|--|
| 1        | 4/2005 | Table 1: Addition of note 1<br>Table 48: Addition of Therm0 (K32)<br>Table 49: Addition of Therm0 (B15) |  |
| 0        | 4/2005 | Initial release.                                                                                        |  |

# Table 66. Document Revision History (continued)

#### **Ordering Information**

| Table | 68. | SVR | Settings | (continued) |
|-------|-----|-----|----------|-------------|
|-------|-----|-----|----------|-------------|

| ſ | MPC8347E | PBGA | 8054_0010 |
|---|----------|------|-----------|
| F | MPC8347  | PBGA | 8055_0010 |

# 23.2 Part Marking

Parts are marked as in the example shown in Figure 44.



Figure 44. Freescale Part Marking for TBGA or PBGA Devices



# THIS PAGE INTENTIONALLY LEFT BLANK