Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC e300 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 400MHz | | Co-Processors/DSP | - | | RAM Controllers | DDR | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (2) | | SATA | - | | USB | USB 2.0 + PHY (2) | | Voltage - I/O | 2.5V, 3.3V | | Operating Temperature | -40°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 672-LBGA | | Supplier Device Package | 672-TBGA (35x35) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8347czuagdb | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Overview - Programmable field size up to 2048 bits - Elliptic curve cryptography - F2m and F(p) modes - Programmable field size up to 511 bits - Data encryption standard (DES) execution unit (DEU) - DES and 3DES algorithms - Two key (K1, K2) or three key (K1, K2, K3) for 3DES - ECB and CBC modes for both DES and 3DES - Advanced encryption standard unit (AESU) - Implements the Rijndael symmetric-key cipher - Key lengths of 128, 192, and 256 bits - ECB, CBC, CCM, and counter (CTR) modes - ARC four execution unit (AFEU) - Stream cipher compatible with the RC4 algorithm - 40- to 128-bit programmable key - Message digest execution unit (MDEU) - SHA with 160- or 256-bit message digest - MD5 with 128-bit message digest - HMAC with either algorithm - Random number generator (RNG) - Four crypto-channels, each supporting multi-command descriptor chains - Static and/or dynamic assignment of crypto-execution units through an integrated controller - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes - Universal serial bus (USB) dual role controller - USB on-the-go mode with both device and host functionality - Complies with USB specification Rev. 2.0 - Can operate as a stand-alone USB device - One upstream facing port - Six programmable USB endpoints - Can operate as a stand-alone USB host controller - USB root hub with one downstream-facing port - Enhanced host controller interface (EHCI) compatible - High-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operations - External PHY with UTMI, serial and UTMI+ low-pin interface (ULPI) - Universal serial bus (USB) multi-port host controller - Can operate as a stand-alone USB host controller - USB root hub with one or two downstream-facing ports MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 5 - Enhanced host controller interface (EHCI) compatible - Complies with USB Specification Rev. 2.0 - High-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operations - Direct connection to a high-speed device without an external hub - External PHY with serial and low-pin count (ULPI) interfaces - Local bus controller (LBC) - Multiplexed 32-bit address and data operating at up to 133 MHz - Four chip selects support four external slaves - Up to eight-beat burst transfers - 32-, 16-, and 8-bit port sizes controlled by an on-chip memory controller - Three protocol engines on a per chip select basis: - General-purpose chip select machine (GPCM) - Three user-programmable machines (UPMs) - Dedicated single data rate SDRAM controller - Parity support - Default boot ROM chip select with configurable bus width (8-, 16-, or 32-bit) - Programmable interrupt controller (PIC) - Functional and programming compatibility with the MPC8260 interrupt controller - Support for 8 external and 35 internal discrete interrupt sources - Support for 1 external (optional) and 7 internal machine checkstop interrupt sources - Programmable highest priority request - Four groups of interrupts with programmable priority - External and internal interrupts directed to host processor - Redirects interrupts to external INTA pin in core disable mode. - Unique vector number for each interrupt source - Dual industry-standard I<sup>2</sup>C interfaces - Two-wire interface - Multiple master support - Master or slave I<sup>2</sup>C mode support - On-chip digital filtering rejects spikes on the bus - System initialization data optionally loaded from I<sup>2</sup>C-1 EPROM by boot sequencer embedded hardware - DMA controller - Four independent virtual channels - Concurrent execution across multiple channels with programmable bandwidth control - All channels accessible to local core and remote PCI masters - Misaligned transfer capability MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 **Clock Input Timing** #### **Clock Input Timing** 4 This section provides the clock input DC and AC electrical characteristics for the MPC8347E. #### **DC Electrical Characteristics** 4.1 Table 7 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8347E. Table 6. CLKIN DC Timing Specifications | Parameter | Condition | Symbol | Min | Max | Unit | |---------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------| | Input high voltage | _ | V <sub>IH</sub> | 2.7 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | V <sub>IL</sub> | -0.3 | 0.4 | V | | CLKIN input current | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}}$ | I <sub>IN</sub> | _ | ±10 | μА | | PCI_SYNC_IN input current | $0 \text{ V} \le V_{\text{IN}} \le 0.5 \text{ V or}$ $OV_{DD} - 0.5 \text{ V} \le V_{\text{IN}} \le OV_{DD}$ | I <sub>IN</sub> | _ | ±10 | μΑ | | PCI_SYNC_IN input current | $0.5 \text{ V} \le V_{IN} \le OV_{DD} - 0.5 \text{ V}$ | I <sub>IN</sub> | _ | ±50 | μА | #### 4.2 **AC Electrical Characteristics** The primary clock source for the MPC8347E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 7 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the MPC8347E. **Table 7. CLKIN AC Timing Specifications** | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------|--------------------------------------|-----|---------|------|------|-------| | CLKIN/PCI_CLK frequency | f <sub>CLKIN</sub> | _ | _ | 66 | MHz | 1, 6 | | CLKIN/PCI_CLK cycle time | t <sub>CLKIN</sub> | 15 | _ | _ | ns | _ | | CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 1.0 | 2.3 | ns | 2 | | CLKIN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40 | _ | 60 | % | 3 | | CLKIN/PCI_CLK jitter | _ | _ | _ | ±150 | ps | 4, 5 | #### Notes: - 1. Caution: The system, core, USB, security, and TSEC must not exceed their respective maximum or minimum operating frequencies. - 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter—short term and long term—and is guaranteed by design. - 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter. - 6. The Spread spectrum clocking. Is allowed with 1% input frequency down-spread at maximum 50KHz modulation rate regardless of input frequency. # 5 RESET Initialization This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8347E. ## 5.1 RESET DC Electrical Characteristics Table 8 provides the DC electrical characteristics for the RESET pins of the MPC8347E. Table 8. RESET Pins DC Electrical Characteristics<sup>1</sup> | Characteristic | Symbol | Condition | Min | Max | Unit | |----------------------------------|-----------------|----------------------------|------|------------------------|------| | Input high voltage | V <sub>IH</sub> | | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | | | ±5 | μА | | Output high voltage <sup>2</sup> | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | #### Notes: - 1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE. - 2. HRESET and SRESET are open drain pins, thus V<sub>OH</sub> is not relevant for those pins. ## 5.2 RESET AC Electrical Characteristics Table 9 provides the reset initialization AC timing specifications of the MPC8347E. **Table 9. RESET Initialization Timing Specifications** | Parameter/Condition | Min | Max | Unit | Notes | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------| | Required assertion time of HRESET or SRESET (input) to activate reset flow | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Required assertion time of PORESET with stable clock applied to CLKIN when the MPC8347E is in PCI host mode | 32 | _ | <sup>†</sup> CLKIN | 2 | | Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the MPC8347E is in PCI agent mode | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET/SRESET assertion (output) | 512 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET negation to SRESET negation (output) | 16 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8347E is in PCI host mode | 4 | _ | <sup>†</sup> CLKIN | 2 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8347E is in PCI agent mode | 4 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 ## 6 DDR SDRAM This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8347E. ## **NOTE** The information in this document is accurate for revision 1.1 silicon and earlier. For information on revision 3.0 silicon and earlier versions see the *MPC8347EA PowerQUICC*<sup>TM</sup> *II Pro Integrated Host Processor Hardware Specifications*. See Section 23.1, "Part Numbers Fully Addressed by This Document," for silicon revision level determination. ## 6.1 DDR SDRAM DC Electrical Characteristics Table 11 provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8347E. | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|-------------------|-------------------------------------|-------------------------------------|------|-------| | I/O supply voltage | GV <sub>DD</sub> | 2.375 | 2.625 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3 | V | | | Input low voltage | V <sub>IL</sub> | -0.3 | MV <sub>REF</sub> – 0.18 | V | | | Output leakage current | I <sub>OZ</sub> | -10 | 10 | μΑ | 4 | | Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub> | -15.2 | _ | mA | | | Output low current (V <sub>OUT</sub> = 0.35 V) | I <sub>OL</sub> | 15.2 | _ | mA | | | MV <sub>REF</sub> input leakage current | I <sub>VREF</sub> | _ | 5 | μΑ | | **Table 11. DDR SDRAM DC Electrical Characteristics** ## Notes: - 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM GV<sub>DD</sub> at all times. - 2. $MV_{REF}$ is expected to be equal to $0.5 \times GV_{DD}$ , and to track $GV_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on $MV_{REF}$ may not exceed $\pm 2\%$ of the DC value. - V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>. - 4. Output leakage is measured with all outputs disabled, 0 V $\leq$ V<sub>OUT</sub> $\leq$ GV<sub>DD</sub>. Table 12 provides the DDR capacitance. Table 12. DDR SDRAM Capacitance | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-----------------------------------------|------------------|-----|-----|------|-------| | Input/output capacitance: DQ, DQS | C <sub>IO</sub> | 6 | 8 | pF | 1 | | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1 | #### Note: 1. This parameter is sampled. $GV_{DD} = 2.5 \text{ V} \pm 0.125 \text{ V}$ , f = 1 MHz, $T_A = 25^{\circ}\text{C}$ , $V_{OUT} = GV_{DD}/2$ , $V_{OUT}$ (peak-to-peak) = 0.2 V. MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Figure 6. DDR AC Test Load Table 15 shows the DDR SDRAM measurement conditions. **Table 15. DDR SDRAM Measurement Conditions** | Symbol | DDR | Unit | Notes | |------------------|------------------------------------|------|-------| | $V_{TH}$ | MV <sub>REF</sub> ± 0.31 V | V | 1 | | V <sub>OUT</sub> | $0.5 \times \text{GV}_{\text{DD}}$ | V | 2 | #### Notes: - 1. Data input threshold measurement point. - 2. Data output measurement point. Figure 7 shows the DDR SDRAM output timing diagram for source synchronous mode. Figure 7. DDR SDRAM Output Timing Diagram for Source Synchronous Mode Table 16 provides approximate delay information that can be expected for the address and command signals of the DDR controller for various loadings, which can be useful for a system utilizing the DLL. These numbers are the result of simulations for one topology. The delay numbers will strongly depend on the topology used. These delay numbers show the total delay for the address and command to arrive at the DRAM devices. The actual delay could be different than the delays seen in simulation, depending on the system topology. If a heavily loaded system is used, the DLL loop may need to be adjusted to meet setup requirements at the DRAM. MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 ## Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> (continued) At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-------| | Output hold times: Boundary-scan data TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2 2 | - | ns | 5 | | JTAG external clock to output high impedance: Boundary-scan data TDO | <sup>t</sup> JTKLDZ<br><sup>t</sup> JTKLOZ | 2<br>2 | 19<br>9 | ns | 5, 6 | #### Notes: - 1. All outputs are measured from the midpoint voltage of the falling/rising edge of $t_{TCLK}$ to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50 $\Omega$ load (see Figure 26). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>. - 6. Guaranteed by design and characterization. Figure 26 provides the AC test load for TDO and the boundary-scan outputs of the MPC8347E. Figure 26. AC Test Load for the JTAG Interface Figure 27 provides the JTAG clock input timing diagram. Figure 27. JTAG Clock Input Timing Diagram Figure 34 shows the PCI input AC timing diagram. Figure 34. PCI Input AC Timing Diagram Figure 35 shows the PCI output AC timing diagram. Figure 35. PCI Output AC Timing Diagram **IPIC** # **16 IPIC** This section describes the DC and AC electrical specifications for the external interrupt pins. ## 16.1 IPIC DC Electrical Characteristics Table 47 provides the DC electrical characteristics for the external interrupt pins. Table 47. IPIC DC Electrical Characteristics<sup>1</sup> | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |--------------------|-----------------|--------------------------|------|------------------------|------|-------| | Input high voltage | V <sub>IH</sub> | | 2.0 | OV <sub>DD</sub> + 0.3 | V | | | Input low voltage | V <sub>IL</sub> | | -0.3 | 0.8 | V | | | Input current | I <sub>IN</sub> | | | ±5 | μΑ | | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | 2 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | 2 | #### Notes: - 1. This table applies for pins IRQ[0:7], IRQ\_OUT, and MCP\_OUT. - 2. $\overline{IRQ\_OUT}$ and $\overline{MCP\_OUT}$ are open-drain pins; thus $V_{OH}$ is not relevant for those pins. # 16.2 IPIC AC Timing Specifications Table 48 provides the IPIC input and output AC timing specifications. Table 48. IPIC Input AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Unit | |---------------------------------|---------------------|-----|------| | IPIC inputs—minimum pulse width | t <sub>PICWID</sub> | 20 | ns | ### Notes: - 1. Input specifications are measured at the 50 percent level of the IPIC input signals. Timings are measured at the pin. - 2. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by external synchronous logic. IPIC inputs must be valid for at least t<sub>PICWID</sub> ns to ensure proper operation in edge triggered mode. Figure 36 provides the AC test load for the SPI. Figure 36. SPI AC Test Load Figure 37 and Figure 38 represent the AC timings from Table 50. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Figure 37 shows the SPI timings in slave mode (external clock). Note: The clock edge is selectable on SPI. Figure 37. SPI AC Timing in Slave Mode (External Clock) Diagram Figure 38 shows the SPI timings in master mode (internal clock). Note: The clock edge is selectable on SPI. Figure 38. SPI AC Timing in Master Mode (Internal Clock) Diagram # 18.5 Pinout Listings Table 51 provides the pinout listing for the MPC8347E, 672 TBGA package. Table 51. MPC8347E (TBGA) Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------| | | PCI | | L | <u> </u> | | PCI_INTA/IRQ_OUT | B34 | 0 | OV <sub>DD</sub> | 2 | | PCI_RESET_OUT | C33 | 0 | OV <sub>DD</sub> | | | PCI_AD[31:0] | G30, G32, G34, H31, H32, H33, H34, J29, J32, J33, L30, K31, K33, K34, L33, L34, P34, R29, R30, R33, R34, T31, T32, T33, U31, U34, V31, V32, V33, V34, W33, W34 | I/O | OV <sub>DD</sub> | | | PCI_C/BE[3:0] | J30, M31, P33, T34 | I/O | OV <sub>DD</sub> | | | PCI_PAR | P32 | I/O | $OV_{DD}$ | | | PCI_FRAME | M32 | I/O | $OV_{DD}$ | 5 | | PCI_TRDY | N29 | I/O | OV <sub>DD</sub> | 5 | | PCI_IRDY | M34 | I/O | OV <sub>DD</sub> | 5 | | PCI_STOP | N31 | I/O | OV <sub>DD</sub> | 5 | | PCI_DEVSEL | N30 | I/O | $OV_{DD}$ | 5 | | PCI_IDSEL | J31 | I | OV <sub>DD</sub> | | | PCI_SERR | N34 | I/O | OV <sub>DD</sub> | 5 | | PCI_PERR | N33 | I/O | OV <sub>DD</sub> | 5 | | PCI_REQ[0] | D32 | I/O | OV <sub>DD</sub> | | | PCI_REQ[1]/CPCI1_HS_ES | D34 | I | OV <sub>DD</sub> | | | PCI_REQ[2:4] | E34, F32, G29 | I | $OV_{DD}$ | | | PCI_GNT0 | C34 | I/O | $OV_{DD}$ | | | PCI_GNT1/CPCI1_HS_LED | D33 | 0 | $OV_{DD}$ | | | PCI_GNT2/CPCI1_HS_ENUM | E33 | 0 | $OV_{DD}$ | | | PCI_GNT[3:4] | F31, F33 | 0 | $OV_{DD}$ | | | M66EN | A19 | I | OV <sub>DD</sub> | | | | DDR SDRAM Memory Interface | | 1 | | | MDQ[0:63] | D5, A3, C3, D3, C4, B3, C2, D4, D2, E5, G2, H6, E4, F3, G4, G3, H1, J2, L6, M6, H2, K6, L2, M4, N2, P4, R2, T4, P6, P3, R1, T2, AB5, AA3, AD6, AE4, AB4, AC2, AD3, AE6, AE3, AG4, AK5, AK4, AE2, AG6, AK3, AK2, AL2, AL1, AM5, AP5, AM2, AN1, AP4, AN5, AJ7, AN7, AM8, AJ9, AP6, AL7, AL9, AN8 | I/O | GV <sub>DD</sub> | | MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Table 51. MPC8347E (TBGA) Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------------------------------|----------------------------------|----------|-------------------|-------| | MPH1_NXT/DR_SESS_VLD_NXT | D27 | I | OV <sub>DD</sub> | | | MPH1_DIR_DPPULLUP/<br>DR_XCVR_SEL_DPPULLUP | A28 | I/O | OV <sub>DD</sub> | | | MPH1_STP_SUSPEND/<br>DR_STP_SUSPEND | F26 | 0 | OV <sub>DD</sub> | | | MPH1_PWRFAULT/<br>DR_RX_ERROR_PWRFAULT | E27 | 1 | OV <sub>DD</sub> | | | MPH1_PCTL0/DR_TX_VALID_PCTL0 | A29 | 0 | OV <sub>DD</sub> | | | MPH1_PCTL1/DR_TX_VALIDH_PCTL1 | D28 | 0 | OV <sub>DD</sub> | | | MPH1_CLK/DR_CLK | B29 | I | OV <sub>DD</sub> | | | | USB Port 0 | - | | | | MPH0_D0_ENABLEN/DR_D8_CHGVBUS | C29 | I/O | OV <sub>DD</sub> | | | MPH0_D1_SER_TXD/DR_D9_DCHGVBUS | A30 | I/O | OV <sub>DD</sub> | | | MPH0_D2_VMO_SE0/DR_D10_DPPD | E28 | I/O | OV <sub>DD</sub> | | | MPH0_D3_SPEED/DR_D11_DMMD | B30 | I/O | OV <sub>DD</sub> | | | MPH0_D4_DP/DR_D12_VBUS_VLD | C30 | I/O | OV <sub>DD</sub> | | | MPH0_D5_DM/DR_D13_SESS_END | A31 | I/O | OV <sub>DD</sub> | | | MPH0_D6_SER_RCV/DR_D14 | B31 | I/O | OV <sub>DD</sub> | | | MPH0_D7_DRVVBUS/DR_D15_IDPULLUP | C31 | I/O | OV <sub>DD</sub> | | | MPH0_NXT/DR_RX_ACTIVE_ID | B32 | I | OV <sub>DD</sub> | | | MPH0_DIR_DPPULLUP/DR_RESET | A32 | I/O | OV <sub>DD</sub> | | | MPH0_STP_SUSPEND/DR_TX_READY | A33 | I/O | OV <sub>DD</sub> | | | MPH0_PWRFAULT/DR_RX_VALIDH | C32 | I | OV <sub>DD</sub> | | | MPH0_PCTL0/DR_LINE_STATE0 | D31 | I/O | OV <sub>DD</sub> | | | MPH0_PCTL1/DR_LINE_STATE1 | E30 | I/O | OV <sub>DD</sub> | | | MPH0_CLK/DR_RX_VALID | B33 | I | OV <sub>DD</sub> | | | P | rogrammable Interrupt Controller | - | | | | MCP_OUT | AN33 | 0 | OV <sub>DD</sub> | 2 | | IRQ0/MCP_IN/GPIO2[12] | C19 | I/O | OV <sub>DD</sub> | | | ĪRQ[1:5]/GPIO2[13:17] | C22, A22, D21, C21, B21 | I/O | OV <sub>DD</sub> | | | IRQ[6]/GPIO2[18]/CKSTOP_OUT | A21 | I/O | OV <sub>DD</sub> | | | IRQ[7]/GPIO2[19]/CKSTOP_IN | C20 | I/O | OV <sub>DD</sub> | | | | Ethernet Management Interface | • | | | | EC_MDC | A7 | 0 | LV <sub>DD1</sub> | | | EC_MDIO | E9 | I/O | LV <sub>DD1</sub> | 2 | Table 51. MPC8347E (TBGA) Pinout Listing (continued) | Signal | Signal Package Pin Number | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|--| | | No Connection | | | | | NC | W32, AA31, AA32, AA33, AA34, AB31, AB32, AB33, AB34, AC29, AC31, AC33, AC34, AD30, AD32, AD33, AD34, AE29, AE30, AH32, AH33, AH34, AM33, AJ31, AJ32, AJ33, AJ34, AK32, AK33, AK34, AM34, AL33, AL34, AK31, AH30, AC32, AE32, AH31, AL32, AG34, AE33, AF32, AE34, AF34, AF33, AG33, AG32, AL11, AM11, AP10, Y32, Y34, Y31, Y33 | _ | _ | | #### Notes: - 1. This pin is an open-drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>. - 2. This pin is an open-drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>. - 3. During reset, this output is actively driven rather than three-stated. - 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled. - 5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications. - 6. This pin must always be tied to GND. - 7. This pin must always be pulled up to OV<sub>DD</sub>. - 8. This pin must always be left not connected. - 9. Thermal sensitive resistor. - 10.It is recommended that MDIC0 be tied to GRD using an 18 $\Omega$ resistor and MDIC1 be tied to DDR power using an 18 $\Omega$ resistor. - 11.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net. Table 52 provides the pinout listing for the MPC8347E, 620 PBGA package. Table 52. MPC8347E (PBGA) Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------| | | PCI | | • | | | PCI1_INTA/IRQ_OUT | D20 | 0 | OV <sub>DD</sub> | 2 | | PCI1_RESET_OUT | B21 | 0 | OV <sub>DD</sub> | | | PCI1_AD[31:0] | E19, D17, A16, A18, B17, B16, D16, B18, E17, E16, A15, C16, D15, D14, C14, A12, D12, B11, C11, E12, A10, C10, A9, E11, E10, B9, B8, D9, A8, C9, D8, C8 | I/O | OV <sub>DD</sub> | | | PCI1_C/BE[3:0] | A17, A14, A11, B10 | I/O | OV <sub>DD</sub> | | | PCI1_PAR | D13 | I/O | OV <sub>DD</sub> | | | PCI1_FRAME | B14 | I/O | OV <sub>DD</sub> | 5 | | PCI1_TRDY | A13 | I/O | OV <sub>DD</sub> | 5 | MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 Table 52. MPC8347E (PBGA) Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------| | PCI1_IRDY | E13 | I/O | OV <sub>DD</sub> | 5 | | PCI1_STOP | C13 | I/O | OV <sub>DD</sub> | 5 | | PCI1_DEVSEL | B13 | I/O | OV <sub>DD</sub> | 5 | | PCI1_IDSEL | C17 | I | OV <sub>DD</sub> | | | PCI1_SERR | C12 | I/O | OV <sub>DD</sub> | 5 | | PCI1_PERR | B12 | I/O | OV <sub>DD</sub> | 5 | | PCI1_REQ[0] | A21 | I/O | OV <sub>DD</sub> | | | PCI1_REQ[1]/CPCI1_HS_ES | C19 | I | OV <sub>DD</sub> | | | PCI1_REQ[2:4] | C18, A19, E20 | I | OV <sub>DD</sub> | | | PCI1_GNT0 | B20 | I/O | OV <sub>DD</sub> | | | PCI1_GNT1/CPCI1_HS_LED | C20 | 0 | OV <sub>DD</sub> | | | PCI1_GNT2/CPCI1_HS_ENUM | B19 | 0 | OV <sub>DD</sub> | | | PCI1_GNT[3:4] | A20, E18 | 0 | OV <sub>DD</sub> | | | M66EN | L26 | I | OV <sub>DD</sub> | | | | DDR SDRAM Memory Interface | | • | | | MDQ[0:63] | AC25, AD27, AD25, AH27, AE28,<br>AD26, AD24, AF27, AF25, AF28,<br>AH24, AG26, AE25, AG25, AH26,<br>AH25, AG22, AH22, AE21, AD19,<br>AE22, AF23, AE19, AG20, AG19,<br>AD17, AE16, AF16, AF18, AG18,<br>AH17, AH16, AG9, AD12, AG7, AE8,<br>AD11, AH9, AH8, AF6, AF8, AE6,<br>AF1, AE4, AG8, AH3, AG3, AG4, AH2,<br>AD7, AB4, AB3, AG1, AD5, AC2, AC1,<br>AC4, AA3, Y4, AA4, AB1, AB2, Y5, Y3 | I/O | GV <sub>DD</sub> | | | MECC[0:4]/MSRCID[0:4] | AG13, AE14, AH12, AH10, AE15 | I/O | GV <sub>DD</sub> | | | MECC[5]/MDVAL | AH14 | I/O | GV <sub>DD</sub> | | | MECC[6:7] | AE13, AH11 | I/O | GV <sub>DD</sub> | | | MDM[0:8] | AG28, AG24, AF20, AG17, AE9, AH5,<br>AD1, AA2, AG12 | 0 | GV <sub>DD</sub> | | | MDQS[0:8] | AE27, AE26, AE20, AH18, AG10, AF5, AC3, AA1, AH13 | I/O | GV <sub>DD</sub> | | | MBA[0:1] | AF10, AF11 | 0 | GV <sub>DD</sub> | | | MA[0:14] | AF13, AF15, AG16, AD16, AF17,<br>AH20, AH19, AH21, AD18, AG21,<br>AD13, AF21, AF22, AE1, AA5 | 0 | GV <sub>DD</sub> | | | MWE | AD10 | 0 | GV <sub>DD</sub> | | | MRAS | AF7 | 0 | GV <sub>DD</sub> | | # 19 Clocking Figure 41 shows the internal distribution of the clocks. Figure 41. MPC8347E Clock Subsystem The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8347E is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICDn] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUTn signals. PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8347E to function. When the MPC8347E is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND. #### Clocking Table 54 provides the operating frequencies for the MPC8347E TBGA under recommended operating conditions (see Table 2). Table 54. Operating Frequencies for TBGA | Characteristic <sup>1</sup> | 400 MHz | 533 MHz | 667 MHz | Unit | |------------------------------------------------------|-----------|-----------|------------|------| | e300 core frequency (core_clk) | 266–400 | 266–533 | 266–667 | MHz | | Coherent system bus frequency (csb_clk) | 100–266 | 100–266 | 100–333 | MHz | | DDR and memory bus frequency (MCLK) <sup>2</sup> | 100–133 | 100–133 | 100–166.67 | MHz | | Local bus frequency (LCLKn) <sup>3</sup> | 16.67–133 | 16.67–133 | 16.67–133 | MHz | | PCI input frequency (CLKIN or PCI_CLK) | 25–66 | 25–66 | 25–66 | MHz | | Security core maximum internal operating frequency | 133 | 133 | 166 | MHz | | USB_DR, USB_MPH maximum internal operating frequency | 133 | 133 | 166 | MHz | The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting csb\_clk, MCLK, LCLK[0:2], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table. Table 55 provides the operating frequencies for the MPC8347E PBGA under recommended operating conditions. Table 55. Operating Frequencies for PBGA | Characteristic <sup>1</sup> | 266 MHz | 333 MHz | 400 MHz | Unit | |------------------------------------------------------|-----------|---------|---------|------| | e300 core frequency (core_clk) | 200–266 | 200–333 | 200–400 | MHz | | Coherent system bus frequency (csb_clk) | | 100–266 | | MHz | | Local bus frequency (LCLKn) <sup>2</sup> | 16.67–133 | | | | | PCI input frequency (CLKIN or PCI_CLK) | 25–66 | | | MHz | | Security core maximum internal operating frequency | | 133 | | MHz | | USB_DR, USB_MPH maximum internal operating frequency | | 133 | | MHz | The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting csb\_clk, MCLK, LCLK[0:2], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table. <sup>&</sup>lt;sup>2</sup> The DDR data rate is 2x the DDR memory bus frequency. <sup>&</sup>lt;sup>3</sup> The local bus frequency is 1/2, 1/4, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBIUCM]). <sup>&</sup>lt;sup>2</sup> The local bus frequency is 1/2, 1/4, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBIUCM]). # 19.1 System PLL Configuration The system PLL is controlled by the RCWL[SPMF] parameter. Table 56 shows the multiplication factor encodings for the system PLL. **Table 56. System PLL Multiplication Factors** | RCWL[SPMF] | System PLL Multiplication<br>Factor | |------------|-------------------------------------| | 0000 | × 16 | | 0001 | Reserved | | 0010 | × 2 | | 0011 | × 3 | | 0100 | × 4 | | 0101 | × 5 | | 0110 | × 6 | | 0111 | × 7 | | 1000 | × 8 | | 1001 | <b>×</b> 9 | | 1010 | × 10 | | 1011 | x 11 | | 1100 | x 12 | | 1101 | × 13 | | 1110 | x 14 | | 1111 | × 15 | As described in Section 19, "Clocking," the LBIUCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). Table 57 and Table 58 show the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios. **Table 60. Suggested PLL Configurations** | Ref<br>No. <sup>1</sup> | | | 400 | ) MHz Dev | ice | 533 | 3 MHz Dev | ice | 667 | 7 MHz Dev | ice | |-------------------------|------|-------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------| | | SPMF | CORE<br>PLL | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | | | | • | | 33 M | Hz CLKIN | PCI_CLK | Options | | • | | • | | 922 | 1001 | 0100010 | _ | _ | _ | - | _ | f300 | 33 | 300 | 300 | | 723 | 0111 | 0100011 | 33 | 233 | 350 | 33 | 233 | 350 | 33 | 233 | 350 | | 604 | 0110 | 0000100 | 33 | 200 | 400 | 33 | 200 | 400 | 33 | 200 | 400 | | 624 | 0110 | 0100100 | 33 | 200 | 400 | 33 | 200 | 400 | 33 | 200 | 400 | | 803 | 1000 | 0000011 | 33 | 266 | 400 | 33 | 266 | 400 | 33 | 266 | 400 | | 823 | 1000 | 0100011 | 33 | 266 | 400 | 33 | 266 | 400 | 33 | 266 | 400 | | 903 | 1001 | 0000011 | | _ | | 33 | 300 | 450 | 33 | 300 | 450 | | 923 | 1001 | 0100011 | | _ | | 33 | 300 | 450 | 33 | 300 | 450 | | 704 | 0111 | 0000011 | | _ | | 33 | 233 | 466 | 33 | 233 | 466 | | 724 | 0111 | 0100011 | | _ | | 33 | 233 | 466 | 33 | 233 | 466 | | A03 | 1010 | 0000011 | | _ | | 33 | 333 | 500 | 33 | 333 | 500 | | 804 | 1000 | 0000100 | | _ | | 33 | 266 | 533 | 33 | 266 | 533 | | 705 | 0111 | 0000101 | | _ | | | _ | | 33 | 233 | 583 | | 606 | 0110 | 0000110 | | _ | | | | | 33 | 200 | 600 | | 904 | 1001 | 0000100 | | _ | | | _ | | 33 | 300 | 600 | | 805 | 1000 | 0000101 | | _ | | | _ | | 33 | 266 | 667 | | A04 | 1010 | 0000100 | | _ | | | _ | | 33 | 333 | 667 | | | | | | 66 M | IHz CLKIN | PCI_CLK | Options | | | | | | 304 | 0011 | 0000100 | 66 | 200 | 400 | 66 | 200 | 400 | 66 | 200 | 400 | | 324 | 0011 | 0100100 | 66 | 200 | 400 | 66 | 200 | 400 | 66 | 200 | 400 | | 403 | 0100 | 0000011 | 66 | 266 | 400 | 66 | 266 | 400 | 66 | 266 | 400 | | 423 | 0100 | 0100011 | 66 | 266 | 400 | 66 | 266 | 400 | 66 | 266 | 400 | | 305 | 0011 | 0000101 | | _ | | 66 | 200 | 500 | 66 | 200 | 500 | | 503 | 0101 | 0000011 | _ | | 66 | 333 | 500 | 66 | 333 | 500 | | | 404 | 0100 | 0000100 | _ | | 66 | 266 | 533 | 66 | 266 | 533 | | | 306 | 0011 | 0000110 | _ | | | | _ | | 66 | 200 | 600 | | 405 | 0100 | 0000101 | | _ | | | _ | | 66 | 266 | 667 | | 504 | 0101 | 0000100 | | _ | | | _ | | 66 | 333 | 667 | <sup>1</sup> The PLL configuration reference number is the hexadecimal representation of RCWL, bits 4–15 associated with the SPMF and COREPLL settings given in the table. The input clock is CLKIN for PCI host mode or PCI\_CLK for PCI agent mode. **Thermal** ## 20 Thermal This section describes the thermal specifications of the MPC8347E. ## 20.1 Thermal Characteristics Table 61 provides the package thermal characteristics for the 672 $35 \times 35$ mm TBGA of the MPC8347E. **Table 61. Package Thermal Characteristics for TBGA** | Characteristic | Symbol | Value | Unit | Notes | |-------------------------------------------------------------------|------------------|-------|------|-------| | Junction-to-ambient natural convection on single-layer board (1s) | $R_{\theta JA}$ | 14 | °C/W | 1, 2 | | Junction-to-ambient natural convection on four-layer board (2s2p) | $R_{\theta JMA}$ | 11 | °C/W | 1, 3 | | Junction-to-ambient (@ 200 ft/min) on single-layer board (1s) | $R_{\theta JMA}$ | 11 | °C/W | 1, 3 | | Junction-to-ambient (@ 200 ft/min) on four-layer board (2s2p) | $R_{\theta JMA}$ | 8 | °C/W | 1, 3 | | Junction-to-ambient (@ 2 m/s) on single-layer board (1s) | $R_{\theta JMA}$ | 9 | °C/W | 1, 3 | | Junction-to-ambient (@ 2 m/s) on four-layer board (2s2p) | $R_{\theta JMA}$ | 7 | °C/W | 1, 3 | | Junction-to-board thermal | $R_{ heta JB}$ | 3.8 | °C/W | 4 | | Junction-to-case thermal | $R_{\theta JC}$ | 1.7 | °C/W | 5 | | Junction-to-package natural convection on top | ΨЈТ | 1 | °C/W | 6 | #### Notes: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal, 1 m/s is approximately equal to 200 linear feet per minute (LFM). - 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. Table 62 provides the package thermal characteristics for the 620 $29 \times 29$ mm PBGA of the MPC8347E. Table 62. Package Thermal Characteristics for PBGA | Characteristic | Symbol | Value | Unit | Notes | |-------------------------------------------------------------------|------------------|-------|------|-------| | Junction-to-ambient natural convection on single-layer board (1s) | $R_{\theta JA}$ | 21 | °C/W | 1, 2 | | Junction-to-ambient natural convection on four-layer board (2s2p) | $R_{\theta JMA}$ | 15 | °C/W | 1, 3 | | Junction-to-ambient (@ 200 ft/min) on single-layer board (1s) | $R_{\theta JMA}$ | 17 | °C/W | 1, 3 | | Junction-to-ambient (@ 200 ft/min) on four-layer board (2s2p) | $R_{\theta JMA}$ | 12 | °C/W | 1, 3 | | Junction-to-board thermal | $R_{ heta JB}$ | 6 | °C/W | 4 | MPC8347E PowerQUICC™ II Pro Integrated Host Processor Hardware Specifications, Rev. 11 #### **Thermal** required in the heat sink. Minimize the size of the clearance to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance. $$T_J = T_C + (R_{\theta JC} \times P_D)$$ where: $T_I$ = junction temperature (°C) $T_C$ = case temperature of the package (°C) $R_{\theta JC}$ = junction-to-case thermal resistance (°C/W) $P_D$ = power dissipation (W)