



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 533MHz                                                                 |
| Co-Processors/DSP               | Security; SEC                                                          |
| RAM Controllers                 | DDR                                                                    |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | -                                                                      |
| USB                             | USB 2.0 + PHY (2)                                                      |
| Voltage - I/O                   | 2.5V, 3.3V                                                             |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                  |
| Package / Case                  | 672-LBGA                                                               |
| Supplier Device Package         | 672-LBGA (35x35)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8347evvajdb |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Overview

- Data chaining and direct mode
- Interrupt on completed segment and chain
- DUART
  - Two 4-wire interfaces (RxD, TxD, RTS, CTS)
  - Programming model compatible with the original 16450 UART and the PC16550D
- Serial peripheral interface (SPI) for master or slave
- General-purpose parallel I/O (GPIO)
  - 52 parallel I/O pins multiplexed on various chip interfaces
- System timers
  - Periodic interrupt timer
  - Real-time clock
  - Software watchdog timer
  - Eight general-purpose timers
- Designed to comply with IEEE Std. 1149.1<sup>™</sup>, JTAG boundary scan
- Integrated PCI bus and SDRAM clock generation

Figure 3 shows the undershoot and overshoot voltage of the PCI interface of the MPC8347E for the 3.3-V signals, respectively.



Figure 3. Maximum AC Waveforms on PCI Interface for 3.3-V Signaling

## 2.1.3 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                                        | Output Impedance<br>(Ω) | Supply<br>Voltage                                         |
|----------------------------------------------------|-------------------------|-----------------------------------------------------------|
| Local bus interface utilities signals              | 40                      | OV <sub>DD</sub> = 3.3 V                                  |
| PCI signals (not including PCI output clocks)      | 25                      |                                                           |
| PCI output clocks (including PCI_SYNC_OUT)         | 40                      |                                                           |
| DDR signal                                         | 18                      | GV <sub>DD</sub> = 2.5 V                                  |
| TSEC/10/100 signals                                | 40                      | LV <sub>DD</sub> = 2.5/3.3 V                              |
| DUART, system control, I <sup>2</sup> C, JTAG, USB | 40                      | OV <sub>DD</sub> = 3.3 V                                  |
| GPIO signals                                       | 40                      | OV <sub>DD</sub> = 3.3 V,<br>LV <sub>DD</sub> = 2.5/3.3 V |

Table 3. Output Drive Capability

## 2.2 Power Sequencing

MPC8347E does not require the core supply voltage and I/O supply voltages to be applied in any particular order. Note that during the power ramp up, before the power supplies are stable, there may be a period of time that I/O pins are actively driven. After the power is stable, as long as **PORESET** is asserted, most I/O pins are three-stated. To minimize the time that I/O pins are actively driven, it is recommended to apply core voltage before I/O voltage and assert **PORESET** before the power supplies fully ramp up.

#### **Power Characteristics**

Table 5 shows the estimated typical I/O power dissipation for MPC8347E.

| Interface              | Parameter                     | DDR2<br>GV <sub>DD</sub><br>(1.8 V) | DDR1<br>GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments               |
|------------------------|-------------------------------|-------------------------------------|-------------------------------------|-----------------------------|-----------------------------|-----------------------------|------|------------------------|
| DDR I/O                | 200 MHz, 32 bits              | —                                   | 0.42                                | _                           | _                           |                             | W    | —                      |
| 2.5 V                  | 200 MHz, 64 bits              | —                                   | 0.55                                |                             |                             |                             | W    | _                      |
| Rs = 20 Ω<br>Rt = 50 Ω | 266 MHz, 32 bits              | —                                   | 0.5                                 | _                           | _                           |                             | W    | —                      |
| 2 pair of clocks       | 266 MHz, 64 bits              | —                                   | 0.66                                | _                           | _                           |                             | W    | —                      |
|                        | 300 MHz, <sup>1</sup> 32 bits | —                                   | 0.54                                | _                           | _                           |                             | W    | —                      |
|                        | 300 MHz, <sup>1</sup> 64 bits | —                                   | 0.7                                 | —                           | _                           | _                           | W    | _                      |
|                        | 333 MHz, <sup>1</sup> 32 bits | —                                   | 0.58                                |                             |                             |                             | W    | —                      |
|                        | 333 MHz, <sup>1</sup> 64 bits | —                                   | 0.76                                | —                           | —                           | _                           | W    | _                      |
|                        | 400 MHz, <sup>1</sup> 32 bits | —                                   |                                     |                             |                             |                             |      | —                      |
|                        | 400 MHz, <sup>1</sup> 64 bits | —                                   |                                     |                             |                             |                             |      | _                      |
| PCI I/O                | 33 MHz, 32 bits               | —                                   | _                                   | 0.04                        | _                           |                             | W    | —                      |
| 10ad = 30 pF           | 66 MHz, 32 bits               | —                                   |                                     | 0.07                        | _                           |                             | W    | _                      |
| Local bus I/O          | 167 MHz, 32 bits              | —                                   | _                                   | 0.34                        | _                           |                             | W    | —                      |
| 10ad = 25 pF           | 133 MHz, 32 bits              | —                                   |                                     | 0.27                        |                             |                             | W    | _                      |
|                        | 83 MHz, 32 bits               | —                                   | _                                   | 0.17                        | _                           |                             | W    | —                      |
|                        | 66 MHz, 32 bits               | —                                   |                                     | 0.14                        | _                           |                             | W    | _                      |
|                        | 50 MHz, 32 bits               | —                                   |                                     | 0.11                        | _                           |                             | W    | _                      |
| TSEC I/O               | MII                           | —                                   | —                                   | _                           | 0.01                        |                             | W    | Multiply by number of  |
| load = 25 pF           | GMII or TBI                   | —                                   | _                                   | _                           | 0.06                        |                             | W    | Interfaces used.       |
|                        | RGMII or RTBI                 | —                                   |                                     | _                           | _                           | 0.04                        | W    |                        |
| USB                    | 12 MHz                        | —                                   | —                                   | 0.01                        | —                           |                             | W    | Multiply by 2 if using |
|                        | 480 MHz                       | —                                   | —                                   | 0.2                         | —                           | —                           | W    | ∠ ports.               |
| Other I/O              |                               | —                                   | —                                   | 0.01                        | —                           | _                           | W    | —                      |

Table 5. MPC8347E Typical I/O Power Dissipation

<sup>1</sup> TBGA package only.

## 6.2 DDR SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR SDRAM interface.

## 6.2.1 DDR SDRAM Input AC Timing Specifications

Table 13 provides the input AC timing specifications for the DDR SDRAM interface.

### Table 13. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions with GV\_{DD} of 2.5 V  $\pm$  5%.

| Parameter                                               | Symbol              | Min                      | Max                      | Unit | Notes |
|---------------------------------------------------------|---------------------|--------------------------|--------------------------|------|-------|
| AC input low voltage                                    | V <sub>IL</sub>     | —                        | MV <sub>REF</sub> – 0.31 | V    |       |
| AC input high voltage                                   | V <sub>IH</sub>     | MV <sub>REF</sub> + 0.31 | GV <sub>DD</sub> + 0.3   | V    |       |
| MDQS—MDQ/MECC input skew per byte<br>333 MHz<br>266 MHz | t <sub>DISKEW</sub> | _                        | 750<br>1125              | ps   | 1     |

Note:

1. Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n + {0...7}] if 0 <= n <= 7) or ECC (MECC[{0...7}] if n = 8).

Figure 4 illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.



Figure 4. DDR Input Timing Diagram

## 6.2.2 DDR SDRAM Output AC Timing Specifications

Table 14 and Table 15 provide the output AC timing specifications and measurement conditions for the DDR SDRAM interface.



#### Figure 6. DDR AC Test Load

### Table 15 shows the DDR SDRAM measurement conditions.

### **Table 15. DDR SDRAM Measurement Conditions**

| Symbol           | DDR                        | Unit | Notes |
|------------------|----------------------------|------|-------|
| V <sub>TH</sub>  | MV <sub>REF</sub> ± 0.31 V | V    | 1     |
| V <sub>OUT</sub> | $0.5 	imes GV_{DD}$        | V    | 2     |

#### Notes:

1. Data input threshold measurement point.

2. Data output measurement point.

Figure 7 shows the DDR SDRAM output timing diagram for source synchronous mode.



Figure 7. DDR SDRAM Output Timing Diagram for Source Synchronous Mode

Table 16 provides approximate delay information that can be expected for the address and command signals of the DDR controller for various loadings, which can be useful for a system utilizing the DLL. These numbers are the result of simulations for one topology. The delay numbers will strongly depend on the topology used. These delay numbers show the total delay for the address and command to arrive at the DRAM devices. The actual delay could be different than the delays seen in simulation, depending on the system topology. If a heavily loaded system is used, the DLL loop may need to be adjusted to meet setup requirements at the DRAM.

Figure 12 shows the MII receive AC timing diagram.



Figure 12. MII Receive AC Timing Diagram

## 8.2.3 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

## 8.2.3.1 TBI Transmit AC Timing Specifications

Table 25 provides the TBI transmit AC timing specifications.

### Table 25. TBI Transmit AC Timing Specifications

At recommended operating conditions with  $\text{LV}_{\text{DD}}/\text{OV}_{\text{DD}}$  of 3.3 V ± 10%.

| Parameter/Condition                                                     | Symbol <sup>1</sup>                   | Min | Тур | Мах | Unit |
|-------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                                                    | t <sub>TTX</sub>                      | _   | 8.0 | —   | ns   |
| GTX_CLK duty cycle                                                      | t <sub>TTXH</sub> /t <sub>TTX</sub>   | 40  | —   | 60  | %    |
| GTX_CLK to TBI data TXD[7:0], TX_ER, TX_EN delay                        | t <sub>TTKHDX</sub>                   | 1.0 | —   | 5.0 | ns   |
| GTX_CLK clock rise, V <sub>IL</sub> (min) to V <sub>IH</sub> (max)      | t <sub>TTXR</sub>                     | _   | —   | 1.0 | ns   |
| GTX_CLK clock fall time, V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>TTXF</sub>                     | _   | —   | 1.0 | ns   |
| GTX_CLK125 reference clock period                                       | t <sub>G125</sub> 2                   | _   | 8.0 | —   | ns   |
| GTX_CLK125 reference clock duty cycle                                   | t <sub>G125H</sub> /t <sub>G125</sub> | 45  | —   | 55  | ns   |

Notes:

1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. This symbol represents the external GTX\_CLK125 and does not follow the original symbol naming convention

# 10 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8347E.

## **10.1** Local Bus DC Electrical Characteristics

Table 33 provides the DC electrical characteristics for the local bus interface.

## Table 33. Local Bus DC Electrical Characteristics

| Parameter                                            | Symbol          | Min                    | Max                    | Unit |
|------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                             | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                              | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current                                        | I <sub>IN</sub> | —                      | ±5                     | μA   |
| High-level output voltage, I <sub>OH</sub> = -100 μA | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | —                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$     | V <sub>OL</sub> | —                      | 0.2                    | V    |

## **10.2 Local Bus AC Electrical Specification**

Table 34 and Table 35 describe the general timing parameters of the local bus interface of the MPC8347E.

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 7.5 | —   | ns   | 2     |
| Input setup to local bus clock (except LUPWAIT)             | t <sub>LBIVKH1</sub> | 1.5 | _   | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                      | t <sub>LBIVKH2</sub> | 2.2 | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)            | t <sub>LBIXKH1</sub> | 1.0 | —   | ns   | 3, 4  |
| LUPWAIT Input hold from local bus clock                     | t <sub>LBIXKH2</sub> | 1.0 | —   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | —   | ns   | 5     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3   | —   | ns   | 6     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | —   | ns   | 7     |
| Local bus clock to LALE rise                                | t <sub>LBKHLR</sub>  | —   | 4.5 | ns   |       |
| Local bus clock to output valid (except LAD/LDP and LALE)   | t <sub>LBKHOV1</sub> | —   | 4.5 | ns   |       |
| Local bus clock to data valid for LAD/LDP                   | t <sub>LBKHOV2</sub> | —   | 4.5 | ns   | 3     |
| Local bus clock to address valid for LAD                    | t <sub>LBKHOV3</sub> | —   | 4.5 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)  | t <sub>LBKHOX1</sub> | 1   | _   | ns   | 3     |

Table 34. Local Bus General Timing Parameters—DLL On

| Table 34. Local Bus Genera | I Timing Parameters- | –DLL On (continued) |
|----------------------------|----------------------|---------------------|
|----------------------------|----------------------|---------------------|

| Parameter                                            | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|------------------------------------------------------|----------------------|-----|-----|------|-------|
| Output hold from local bus clock for LAD/LDP         | t <sub>lbkhox2</sub> | 1   | —   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub>  | _   | 3.8 | ns   | 8     |

Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

2. All timings are in reference to the rising edge of LSYNC\_IN.

- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of LSYNC\_IN to  $0.4 \times OV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin equals the load on the LAD output pins.
- 8. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.

## Table 35. Local Bus General Timing Parameters—DLL Bypass<sup>9</sup>

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 15  | _   | ns   | 2     |
| Input setup to local bus clock                              | t <sub>LBIVKH</sub>  | 7   |     | ns   | 3, 4  |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>  | 1.0 | _   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | _   | ns   | 5     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3   | _   | ns   | 6     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 |     | ns   | 7     |



Figure 25. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Enabled)

# 11 JTAG

JTAG

This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347E

# **11.1 JTAG DC Electrical Characteristics**

Table 36 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347E.

| Characteristic      | Symbol          | Condition                 | Min                    | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------------------------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> |                           | OV <sub>DD</sub> - 0.3 | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> |                           | -0.3                   | 0.8                    | V    |
| Input current       | I <sub>IN</sub> |                           |                        | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4                    | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —                      | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | —                      | 0.4                    | V    |

Table 36. JTAG interface DC Electrical Characteristics

# 11.2 JTAG AC Timing Specifications

This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347E. Table 37 provides the JTAG AC timing specifications as defined in Figure 27 through Figure 30.

## Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                                            | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Notes |
|------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation           | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  |       |
| JTAG external clock cycle time                       | t <sub>JTG</sub>                           | 30       | _        | ns   |       |
| JTAG external clock pulse width measured at 1.4 V    | t <sub>JTKHKL</sub>                        | 15       | _        | ns   |       |
| JTAG external clock rise and fall times              | t <sub>JTGR</sub> , t <sub>JTGF</sub>      | 0        | 2        | ns   |       |
| TRST assert time                                     | t <sub>TRST</sub>                          | 25       | —        | ns   | 3     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI | <sup>t</sup> jtdvkh<br><sup>t</sup> jtivkh | 4<br>4   |          | ns   | 4     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI  | <sup>t</sup> jtdxkh<br><sup>t</sup> jtixkh | 10<br>10 |          | ns   | 4     |
| Valid times:<br>Boundary-scan data<br>TDO            | t <sub>jtkldv</sub><br>t <sub>jtklov</sub> | 2<br>2   | 11<br>11 | ns   | 5     |

### Table 41. PCI AC Timing Specifications at 66 MHz<sup>1</sup> (continued)

| Parameter             | Symbol <sup>2</sup> | Min | Max | Unit | Notes |
|-----------------------|---------------------|-----|-----|------|-------|
| Input hold from clock | t <sub>PCIXKH</sub> | 0   | —   | ns   | 3, 5  |

Notes:

- 1. PCI timing depends on M66EN and the ratio between PCI1/PCI2. Refer to the PCI chapter of the reference manual for a description of M66EN.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.</sub>
- 3. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 4. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.

## Table 42 provides the PCI AC timing specifications at 33 MHz.

| Table 42. PCI AC | Ciming | <b>Specifications</b> | at 33 MHz |
|------------------|--------|-----------------------|-----------|
|------------------|--------|-----------------------|-----------|

| Parameter                      | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|--------------------------------|---------------------|-----|-----|------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 11  | ns   | 2     |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | _   | ns   | 2     |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | -   | ns   | 2, 4  |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   |     | ns   | 2, 4  |

#### Notes:

- The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
  </sub>
- 2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 3. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

## Figure 33 provides the AC test load for PCI.



Figure 33. PCI AC Test Load

# 18 Package and Pin Listings

This section details package parameters, pin assignments, and dimensions. The MPC8347E is available in two packages—a tape ball grid array (TBGA) and a plastic ball grid array (PBGA). See Section 18.1, "Package Parameters for the MPC8347E TBGA," Section 18.2, "Mechanical Dimensions for the MPC8347E TBGA, Section 18.3, "Package Parameters for the MPC8347E PBGA," and Section 18.4, "Mechanical Dimensions for the MPC8347E PBGA."

# 18.1 Package Parameters for the MPC8347E TBGA

The package parameters are provided in the following list. The package type is  $35 \text{ mm} \times 35 \text{ mm}$ , 672 tape ball grid array (TBGA).

| Package outline         | $35 \text{ mm} \times 35 \text{ mm}$                             |
|-------------------------|------------------------------------------------------------------|
| Interconnects           | 672                                                              |
| Pitch                   | 1.00 mm                                                          |
| Module height (typical) | 1.46 mm                                                          |
| Solder balls            | 62 Sn/36 Pb/2 Ag (ZU package)<br>95.5 Sn/0.5 Cu/4Ag (VV package) |
| Ball diameter (typical) | 0.64 mm                                                          |

# 18.5 Pinout Listings

Table 51 provides the pinout listing for the MPC8347E, 672 TBGA package.

## Table 51. MPC8347E (TBGA) Pinout Listing

| Signal                     | Package Pin Number                                                                                                                                                                                                                                                                                                     | Pin Type | Power<br>Supply  | Notes |  |  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|--|--|
| PCI                        |                                                                                                                                                                                                                                                                                                                        |          |                  |       |  |  |
| PCI_INTA/IRQ_OUT           | B34                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> | 2     |  |  |
| PCI_RESET_OUT              | C33                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> |       |  |  |
| PCI_AD[31:0]               | G30, G32, G34, H31, H32, H33, H34,<br>J29, J32, J33, L30, K31, K33, K34,<br>L33, L34, P34, R29, R30, R33, R34,<br>T31, T32, T33, U31, U34, V31, V32,<br>V33, V34, W33, W34                                                                                                                                             | I/O      | OV <sub>DD</sub> |       |  |  |
| PCI_C/BE[3:0]              | J30, M31, P33, T34                                                                                                                                                                                                                                                                                                     | I/O      | $OV_{DD}$        |       |  |  |
| PCI_PAR                    | P32                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> |       |  |  |
| PCI_FRAME                  | M32                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |  |  |
| PCI_TRDY                   | N29                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |  |  |
| PCI_IRDY                   | M34                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |  |  |
| PCI_STOP                   | N31                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |  |  |
| PCI_DEVSEL                 | N30                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |  |  |
| PCI_IDSEL                  | J31                                                                                                                                                                                                                                                                                                                    | I        | OV <sub>DD</sub> |       |  |  |
| PCI_SERR                   | N34                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |  |  |
| PCI_PERR                   | N33                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |  |  |
| PCI_REQ[0]                 | D32                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> |       |  |  |
| PCI_REQ[1]/CPCI1_HS_ES     | D34                                                                                                                                                                                                                                                                                                                    | I        | OV <sub>DD</sub> |       |  |  |
| PCI_REQ[2:4]               | E34, F32, G29                                                                                                                                                                                                                                                                                                          | I        | OV <sub>DD</sub> |       |  |  |
| PCI_GNT0                   | C34                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> |       |  |  |
| PCI_GNT1/CPCI1_HS_LED      | D33                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> |       |  |  |
| PCI_GNT2/CPCI1_HS_ENUM     | E33                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> |       |  |  |
| PCI_GNT[3:4]               | F31, F33                                                                                                                                                                                                                                                                                                               | 0        | OV <sub>DD</sub> |       |  |  |
| M66EN                      | A19                                                                                                                                                                                                                                                                                                                    | I        | OV <sub>DD</sub> |       |  |  |
| DDR SDRAM Memory Interface |                                                                                                                                                                                                                                                                                                                        |          |                  |       |  |  |
| MDQ[0:63]                  | D5, A3, C3, D3, C4, B3, C2, D4, D2,<br>E5, G2, H6, E4, F3, G4, G3, H1, J2,<br>L6, M6, H2, K6, L2, M4, N2, P4, R2,<br>T4, P6, P3, R1, T2, AB5, AA3, AD6,<br>AE4, AB4, AC2, AD3, AE6, AE3, AG4,<br>AK5, AK4, AE2, AG6, AK3, AK2, AL2,<br>AL1, AM5, AP5, AM2, AN1, AP4, AN5,<br>AJ7, AN7, AM8, AJ9, AP6, AL7, AL9,<br>AN8 | I/O      | GV <sub>DD</sub> |       |  |  |

| Table 51 | . MPC8347E | (TBGA) | Pinout | Listing | (continued) |
|----------|------------|--------|--------|---------|-------------|
|----------|------------|--------|--------|---------|-------------|

| Signal                                 | Package Pin Number         | Pin Type | Power<br>Supply  | Notes |  |  |
|----------------------------------------|----------------------------|----------|------------------|-------|--|--|
| DUART                                  |                            |          |                  |       |  |  |
| UART_SOUT[1:2]/MSRCID[0:1]/LSRCID[0:1] | AK27, AN29                 | 0        | OV <sub>DD</sub> |       |  |  |
| UART_SIN[1:2]/MSRCID[2:3]/LSRCID[2:3]  | AL28, AM29                 | I/O      | OV <sub>DD</sub> |       |  |  |
| UART_CTS[1]/MSRCID4/LSRCID4            | AP30                       | I/O      | OV <sub>DD</sub> |       |  |  |
| UART_CTS[2]/MDVAL/ LDVAL               | AN30                       | I/O      | OV <sub>DD</sub> |       |  |  |
| UART_RTS[1:2]                          | AP31, AM30                 | 0        | OV <sub>DD</sub> |       |  |  |
|                                        | I <sup>2</sup> C interface |          |                  |       |  |  |
| IIC1_SDA                               | AK29                       | I/O      | OV <sub>DD</sub> | 2     |  |  |
| IIC1_SCL                               | AP32                       | I/O      | OV <sub>DD</sub> | 2     |  |  |
| IIC2_SDA                               | AN31                       | I/O      | OV <sub>DD</sub> | 2     |  |  |
| IIC2_SCL                               | AM31                       | I/O      | OV <sub>DD</sub> | 2     |  |  |
|                                        | SPI                        |          |                  |       |  |  |
| SPIMOSI                                | AN32                       | I/O      | OV <sub>DD</sub> |       |  |  |
| SPIMISO                                | AP33                       | I/O      | OV <sub>DD</sub> |       |  |  |
| SPICLK                                 | AK30                       | I/O      | OV <sub>DD</sub> |       |  |  |
| SPISEL                                 | AL31                       | I        | OV <sub>DD</sub> |       |  |  |
|                                        | Clocks                     |          |                  |       |  |  |
| PCI_CLK_OUT[0:4]                       | AN9, AP9, AM10, AN10, AJ11 | 0        | OV <sub>DD</sub> |       |  |  |
| PCI_SYNC_IN/PCI_CLOCK                  | AK12                       | I        | OV <sub>DD</sub> |       |  |  |
| PCI_SYNC_OUT                           | AP11                       | 0        | OV <sub>DD</sub> | 3     |  |  |
| RTC/PIT_CLOCK                          | AM32                       | I        | OV <sub>DD</sub> |       |  |  |
| CLKIN                                  | АМ9                        | I        | OV <sub>DD</sub> |       |  |  |
|                                        | JTAG                       |          |                  |       |  |  |
| ТСК                                    | E20                        | I        | OV <sub>DD</sub> |       |  |  |
| TDI                                    | F20                        | I        | OV <sub>DD</sub> | 4     |  |  |
| TDO                                    | B20                        | 0        | OV <sub>DD</sub> | 3     |  |  |
| TMS                                    | A20                        | I        | OV <sub>DD</sub> | 4     |  |  |
| TRST                                   | B19                        | I        | OV <sub>DD</sub> | 4     |  |  |
|                                        | Test                       |          |                  |       |  |  |
| TEST                                   | D22                        | I        | OV <sub>DD</sub> | 6     |  |  |
| TEST_SEL                               | AL13                       | I        | OV <sub>DD</sub> | 7     |  |  |
|                                        | PMC                        |          |                  |       |  |  |
| QUIESCE                                | A18                        | 0        | OV <sub>DD</sub> |       |  |  |

| Signal | Package Pin Number                                                                                                                                                                                                                                                                                                                                          | Pin Type | Power<br>Supply | Notes |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-------|
|        | No Connection                                                                                                                                                                                                                                                                                                                                               |          |                 |       |
| NC     | W32, AA31, AA32, AA33, AA34,<br>AB31, AB32, AB33, AB34, AC29,<br>AC31, AC33, AC34, AD30, AD32,<br>AD33, AD34, AE29, AE30, AH32,<br>AH33, AH34, AM33, AJ31, AJ32,<br>AJ33, AJ34, AK32, AK33, AK34,<br>AM34, AL33, AL34, AK31, AH30,<br>AC32, AE32, AH31, AL32, AG34,<br>AE33, AF32, AE34, AF34, AF33,<br>AG33, AG32, AL11, AM11, AP10, Y32,<br>Y34, Y31, Y33 | _        | _               |       |

## Table 51. MPC8347E (TBGA) Pinout Listing (continued)

#### Notes:

- 1. This pin is an open-drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 2. This pin is an open-drain signal. A weak pull-up resistor (2–10 kΩ) should be placed on this pin to OV<sub>DD</sub>.
- 3. During reset, this output is actively driven rather than three-stated.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.
- 6. This pin must always be tied to GND.
- 7. This pin must always be pulled up to  $OV_{DD}$ .
- 8. This pin must always be left not connected.
- 9. Thermal sensitive resistor.
- 10.It is recommended that MDIC0 be tied to GRD using an 18  $\Omega$  resistor and MDIC1 be tied to DDR power using an 18  $\Omega$  resistor.
- 11.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.

## Table 52 provides the pinout listing for the MPC8347E, 620 PBGA package.

### Table 52. MPC8347E (PBGA) Pinout Listing

| Signal            | Package Pin Number                                                                                                                                                 | Pin Type | Power<br>Supply  | Notes |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
|                   | PCI                                                                                                                                                                |          |                  |       |
| PCI1_INTA/IRQ_OUT | D20                                                                                                                                                                | 0        | OV <sub>DD</sub> | 2     |
| PCI1_RESET_OUT    | B21                                                                                                                                                                | 0        | OV <sub>DD</sub> |       |
| PCI1_AD[31:0]     | E19, D17, A16, A18, B17, B16, D16,<br>B18, E17, E16, A15, C16, D15, D14,<br>C14, A12, D12, B11, C11, E12, A10,<br>C10, A9, E11, E10, B9, B8, D9, A8,<br>C9, D8, C8 | I/O      | OV <sub>DD</sub> |       |
| PCI1_C/BE[3:0]    | A17, A14, A11, B10                                                                                                                                                 | I/O      | OV <sub>DD</sub> |       |
| PCI1_PAR          | D13                                                                                                                                                                | I/O      | OV <sub>DD</sub> |       |
| PCI1_FRAME        | B14                                                                                                                                                                | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_TRDY         | A13                                                                                                                                                                | I/O      | OV <sub>DD</sub> | 5     |

Clocking

# 19 Clocking

Figure 41 shows the internal distribution of the clocks.



Figure 41. MPC8347E Clock Subsystem

The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8347E is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICD*n*] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUT n signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8347E to function. When the MPC8347E is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND.

# **19.1 System PLL Configuration**

The system PLL is controlled by the RCWL[SPMF] parameter. Table 56 shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL Multiplication<br>Factor |  |  |
|------------|-------------------------------------|--|--|
| 0000       | × 16                                |  |  |
| 0001       | Reserved                            |  |  |
| 0010       | × 2                                 |  |  |
| 0011       | × 3                                 |  |  |
| 0100       | × 4                                 |  |  |
| 0101       | × 5                                 |  |  |
| 0110       | × 6                                 |  |  |
| 0111       | × 7                                 |  |  |
| 1000       | × 8                                 |  |  |
| 1001       | × 9                                 |  |  |
| 1010       | × 10                                |  |  |
| 1011       | × 11                                |  |  |
| 1100       | × 12                                |  |  |
| 1101       | × 13                                |  |  |
| 1110       | × 14                                |  |  |
| 1111       | × 15                                |  |  |

Table 56. System PLL Multiplication Factors

As described in Section 19, "Clocking," the LBIUCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). Table 57 and Table 58 show the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios.

#### Thermal

many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

## 20.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 20.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

Some application environments require a heat sink to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta IA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.

Table 63 and Table 64 show heat sink thermal resistance for TBGA and PBGA of the MPC8347E.

Table 63. Heat Sink and Thermal Resistance of MPC8347E (TBGA)

| Heat Sink Assuming Thermal Grease                                   | Air Flow           | 35 	imes 35  mm TBGA |
|---------------------------------------------------------------------|--------------------|----------------------|
| Theat Olink Assuming Therman Orease                                 |                    | Thermal Resistance   |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | Natural convection | 10                   |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | 1 m/s              | 6.5                  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | 2 m/s              | 5.6                  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | Natural convection | 8.4                  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | 1 m/s              | 4.7                  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | 2 m/s              | 4                    |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | Natural convection | 5.7                  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | 1 m/s              | 3.5                  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | 2 m/s              | 2.7                  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion          | Natural convection | 6.7                  |
| MEI, 75 $\times$ 85 $\times$ 12 no adjacent board, extrusion        | 1 m/s              | 4.1                  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion          | 2 m/s              | 2.8                  |
| MEI, $75 \times 85 \times 12$ mm, adjacent board, 40 mm side bypass | 1 m/s              | 3.1                  |

### Table 64. Heat Sink and Thermal Resistance of MPC8347E (PBGA)

| Heat Sink Assuming Thermal Grease          | Air Flow           | 29 	imes 29  mm PBGA |
|--------------------------------------------|--------------------|----------------------|
|                                            |                    | Thermal Resistance   |
| AAVID $30 \times 30 \times 9.4$ mm pin fin | Natural convection | 13.5                 |
| AAVID $30 \times 30 \times 9.4$ mm pin fin | 1 m/s              | 9.6                  |

System Design Information

# 21 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8347E.

# 21.1 System Clocking

The MPC8347E includes two PLLs:

- 1. The platform PLL generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 19.1, "System PLL Configuration."
- 2. The e300 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 19.2, "Core PLL Configuration."

# 21.2 PLL Power Supply Filtering

Each PLL gets power through independent power supply pins (AV<sub>DD</sub>1, AV<sub>DD</sub>2, respectively). The AV<sub>DD</sub> level should always equal to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme.

There are a number of ways to provide power reliably to the PLLs, but the recommended solution is to provide four independent filter circuits as illustrated in Figure 42, one to each of the four  $AV_{DD}$  pins. Independent filters to each PLL reduce the opportunity to cause noise injection from one PLL to the other.

The circuit filters noise in the PLL resonant frequency range from 500 kHz to 10 MHz. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

To minimize noise coupled from nearby circuits, each circuit should be placed as closely as possible to the specific  $AV_{DD}$  pin being supplied. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of package, without the inductance of vias.

Figure 42 shows the PLL power supply filter circuit.



Figure 42. PLL Power Supply Filter Circuit