# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 400MHz                                                                |
| Co-Processors/DSP               | -                                                                     |
| RAM Controllers                 | DDR                                                                   |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 + PHY (2)                                                     |
| Voltage - I/O                   | 2.5V, 3.3V                                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 620-BBGA Exposed Pad                                                  |
| Supplier Device Package         | 620-HBGA (29x29)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8347vvagdb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Overview

This section provides a high-level overview of the MPC8347E features. Figure 1 shows the major functional units within the MPC8347E.



### Figure 1. MPC8347E Block Diagram

Major features of the MPC8347E are as follows:

- Embedded PowerPC e300 processor core; operates at up to 667 MHz
  - High-performance, superscalar processor core
  - Floating-point, integer, load/store, system register, and branch processing units
  - 32-Kbyte instruction cache, 32-Kbyte data cache
  - Lockable portion of L1 cache
  - Dynamic power management
  - Software-compatible with the other Freescale processor families that implement Power Architecture technology
- Double data rate, DDR SDRAM memory controller
  - Programmable timing for DDR-1 SDRAM
  - 32- or 64-bit data interface, up to 333-MHz data rate for TBGA, 266 MHz for PBGA
  - Four banks of memory, each up to 1 Gbyte
  - DRAM chip configurations from 64 Mbit to 1 Gbit with x8/x16 data ports
  - Full error checking and correction (ECC) support
  - Page mode support (up to 16 simultaneous open pages)
  - Contiguous or discontiguous memory mapping
  - Read-modify-write support
  - Sleep mode for self-refresh SDRAM
  - Auto refresh

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8347E. The MPC8347E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

# 2.1.1 Absolute Maximum Ratings

Table 1 provides the absolute maximum ratings.

|                                                                                                    |                                |                   | -                                |      |       |
|----------------------------------------------------------------------------------------------------|--------------------------------|-------------------|----------------------------------|------|-------|
|                                                                                                    | Characteristic                 | Symbol            | Max Value                        | Unit | Notes |
| Core supply voltage                                                                                |                                | V <sub>DD</sub>   | -0.3 to 1.32                     | V    |       |
| PLL supply voltage                                                                                 |                                | AV <sub>DD</sub>  | -0.3 to 1.32                     | V    |       |
| DDR DRAM I/O volta                                                                                 | age                            | GV <sub>DD</sub>  | -0.3 to 3.63                     | V    |       |
| Three-speed Etherne                                                                                | et I/O, MII management voltage | LV <sub>DD</sub>  | -0.3 to 3.63                     | V    |       |
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage |                                |                   | -0.3 to 3.63                     | V    |       |
| Input voltage                                                                                      | DDR DRAM signals               | MV <sub>IN</sub>  | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                                                                    | DDR DRAM reference             | MV <sub>REF</sub> | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                                                                    | Three-speed Ethernet signals   | LV <sub>IN</sub>  | -0.3 to (LV <sub>DD</sub> + 0.3) | V    | 4, 5  |
| Local bus, DUART, CLKIN, system control and power management, I <sup>2</sup> C, and JTAG signals   |                                | OV <sub>IN</sub>  | –0.3 to (OV <sub>DD</sub> + 0.3) | V    | 3, 5  |
|                                                                                                    | PCI                            | OV <sub>IN</sub>  | –0.3 to (OV <sub>DD</sub> + 0.3) | V    | 6     |
| Storage temperature                                                                                | range                          | T <sub>STG</sub>  | –55 to 150                       | °C   |       |

### Table 1. Absolute Maximum Ratings<sup>1</sup>

Notes:

- <sup>1</sup> Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- <sup>2</sup> Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit can be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- <sup>3</sup> Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit can be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- <sup>4</sup> Caution: LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit can be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- <sup>5</sup> (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- <sup>6</sup> OV<sub>IN</sub> on the PCI interface can overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 3.



### Figure 6. DDR AC Test Load

### Table 15 shows the DDR SDRAM measurement conditions.

### **Table 15. DDR SDRAM Measurement Conditions**

| Symbol           | DDR                        | Unit | Notes |
|------------------|----------------------------|------|-------|
| V <sub>TH</sub>  | MV <sub>REF</sub> ± 0.31 V | V    | 1     |
| V <sub>OUT</sub> | $0.5 	imes GV_{DD}$        | V    | 2     |

#### Notes:

1. Data input threshold measurement point.

2. Data output measurement point.

Figure 7 shows the DDR SDRAM output timing diagram for source synchronous mode.



Figure 7. DDR SDRAM Output Timing Diagram for Source Synchronous Mode

Table 16 provides approximate delay information that can be expected for the address and command signals of the DDR controller for various loadings, which can be useful for a system utilizing the DLL. These numbers are the result of simulations for one topology. The delay numbers will strongly depend on the topology used. These delay numbers show the total delay for the address and command to arrive at the DRAM devices. The actual delay could be different than the delays seen in simulation, depending on the system topology. If a heavily loaded system is used, the DLL loop may need to be adjusted to meet setup requirements at the DRAM.

# 8 Ethernet: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speeds (10/100/1000 Mbps) and MII management.

# 8.1 Three-Speed Ethernet Controller (TSEC)— GMII/MII/TBI/RGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to the gigabit media independent interface (GMII), the media independent interface (MII), ten-bit interface (TBI), reduced gigabit media independent interface (RGMII), and reduced ten-bit interface (RTBI) signals except management data input/output (MDIO) and management data clock (MDC). The MII, GMII, and TBI interfaces are defined for 3.3 V, and the RGMII and RTBI interfaces are defined for 2.5 V. The RGMII and RTBI interfaces follow the Hewlett-Packard *Reduced Pin-Count Interface for Gigabit Ethernet Physical Layer Device Specification*, Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics."

# 8.1.1 **TSEC DC Electrical Characteristics**

GMII, MII, TBI, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 19 and Table 20. The RGMII and RTBI signals in Table 20 are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter            | Symbol          | Conditions                                 |  | Min  | Мах                    | Unit |
|----------------------|-----------------|--------------------------------------------|--|------|------------------------|------|
| Supply voltage 3.3 V | $LV_{DD}^2$     | —                                          |  | 2.97 | 3.63                   | V    |
| Output high voltage  | V <sub>OH</sub> | $I_{OH} = -4.0 \text{ mA}$ $LV_{DD} = Min$ |  | 2.40 | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub> | $I_{OL} = 4.0 \text{ mA}$ $LV_{DD} = Min$  |  | GND  | 0.50                   | V    |
| Input high voltage   | V <sub>IH</sub> |                                            |  | 2.0  | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub> |                                            |  | -0.3 | 0.90                   | V    |
| Input high current   | IIH             | $V_{IN}^{1} = LV_{DD}$                     |  | -    | 40                     | μA   |
| Input low current    | IIL             | V <sub>IN</sub> <sup>1</sup> = GND         |  | -600 | —                      | μA   |

Table 19. GMII/TBI and MII DC Electrical Characteristics

### Notes:

1. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

2. GMII/MII pins not needed for RGMII or RTBI operation are powered by the  $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$  supply.

## 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to the MII management interface signals management data input/output (MDIO) and management data clock (MDC). The electrical characteristics for GMII, RGMII, TBI and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (TSEC)—GMII/MII/TBI/RGMII/RTBI Electrical Characteristics."

### 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 2.5 or 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 28 and Table 29.

| Parameter              | Symbol           | Conditions                 |                        | Min       | Мах                    | Unit |
|------------------------|------------------|----------------------------|------------------------|-----------|------------------------|------|
| Supply voltage (2.5 V) | LV <sub>DD</sub> | —                          |                        | 2.37      | 2.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | $I_{OH} = -1.0 \text{ mA}$ | LV <sub>DD</sub> = Min | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA   | LV <sub>DD</sub> = Min | GND – 0.3 | 0.40                   | V    |
| Input high voltage     | V <sub>IH</sub>  | —                          | LV <sub>DD</sub> = Min | 1.7       | —                      | V    |
| Input low voltage      | V <sub>IL</sub>  | — LV <sub>DD</sub> = Min   |                        | -0.3      | 0.70                   | V    |
| Input high current     | I <sub>IH</sub>  | $V_{IN}^{1} = LV_{DD}$     |                        | —         | 10                     | μA   |
| Input low current      | I <sub>IL</sub>  | $V_{IN} = LV_{DD}$         |                        | -15       | —                      | μA   |

Table 28. MII Management DC Electrical Characteristics Powered at 2.5 V

Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 1 and Table 2.

| Table 29  | MII Manad | nement DC   | Electrical | Characteristics | Powered at 3.3 V |
|-----------|-----------|-------------|------------|-----------------|------------------|
| 10010 23. | min manay | Jennenie DO | LICCUICAI  | onaracteristics |                  |

| Parameter              | Symbol           | Conditions                |                         | Conditions |                        | Min | Мах | Unit |
|------------------------|------------------|---------------------------|-------------------------|------------|------------------------|-----|-----|------|
| Supply voltage (3.3 V) | LV <sub>DD</sub> | —                         |                         | 2.97       | 3.63                   | V   |     |      |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | $LV_{DD} = Min$         | 2.10       | LV <sub>DD</sub> + 0.3 | V   |     |      |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA  | $LV_{DD} = Min$         | GND        | 0.50                   | V   |     |      |
| Input high voltage     | V <sub>IH</sub>  | —                         |                         | 2.00       | —                      | V   |     |      |
| Input low voltage      | V <sub>IL</sub>  | —                         |                         | —          | 0.80                   | V   |     |      |
| Input high current     | I <sub>IH</sub>  | LV <sub>DD</sub> = Max    | $V_{IN}^{1} = 2.1 V$    | —          | 40                     | μA  |     |      |
| Input low current      | IIL              | LV <sub>DD</sub> = Max    | V <sub>IN</sub> = 0.5 V | -600       | —                      | μA  |     |      |

### Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 1 and Table 2.

9 USB

This section provides the AC and DC electrical specifications for the USB interface of the MPC8347E.

### 9.1 USB DC Electrical Characteristics

Table 31 provides the DC electrical characteristics for the USB interface.

| Parameter                                          | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                           | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                            | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current                                      | I <sub>IN</sub> | —                      | ±5                     | μΑ   |
| High-level output voltage, $I_{OH} = -100 \ \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | -                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$   | V <sub>OL</sub> | —                      | 0.2                    | V    |

### Table 31. USB DC Electrical Characteristics

# 9.2 USB AC Electrical Specifications

Table 32 describes the general timing parameters of the USB interface of the MPC8347E.

| Table 32. | USB C | General | Timing | Parameters | (ULPI     | Mode | Only) |
|-----------|-------|---------|--------|------------|-----------|------|-------|
|           |       |         |        |            | <b>\-</b> |      |       |

| Parameter                              | Symbol <sup>1</sup> | Min | Мах | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| USB clock cycle time                   | t <sub>USCK</sub>   | 15  | -   | ns   | 2–5   |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | -   | ns   | 2–5   |
| Input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | -   | ns   | 2–5   |
| USB clock to output valid—all outputs  | t <sub>USKHOV</sub> | —   | 7   | ns   | 2–5   |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2   |     | ns   | 2–5   |

Notes:

 The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

2. All timings are in reference to USB clock.

- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of the USB clock to  $0.4 \times OV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.

| Table 35. Local Bus Gener | al Timing Parameters—D | LL Bypass <sup>9</sup> (continued) |
|---------------------------|------------------------|------------------------------------|
|                           |                        |                                    |

| Parameter                                            | Symbol <sup>1</sup> | Min | Мах | Unit | Notes |
|------------------------------------------------------|---------------------|-----|-----|------|-------|
| Local bus clock to output valid                      | t <sub>LBKLOV</sub> | _   | 3   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | —   | 4   | ns   | 8     |

Notes:

- The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to the falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or the rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from  $OV_{DD}/2$  of the rising/falling edge of LCLK0 to  $0.4 \times OV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.the
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin equals to the load on the LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 9. DLL bypass mode is not recommended for use at frequencies above 66 MHz.

Figure 19 provides the AC test load for the local bus.



Figure 19. Local Bus C Test Load

# 11 JTAG

JTAG

This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347E

# **11.1 JTAG DC Electrical Characteristics**

Table 36 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347E.

| Characteristic      | Symbol          | Condition                 | Min                    | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------------------------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> |                           | OV <sub>DD</sub> - 0.3 | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> |                           | -0.3                   | 0.8                    | V    |
| Input current       | I <sub>IN</sub> |                           |                        | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4                    | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —                      | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | —                      | 0.4                    | V    |

Table 36. JTAG interface DC Electrical Characteristics

# 11.2 JTAG AC Timing Specifications

This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347E. Table 37 provides the JTAG AC timing specifications as defined in Figure 27 through Figure 30.

### Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                                            | Symbol <sup>2</sup>                        | Min      | Мах      | Unit | Notes |
|------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation           | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  |       |
| JTAG external clock cycle time                       | t <sub>JTG</sub>                           | 30       | _        | ns   |       |
| JTAG external clock pulse width measured at 1.4 V    | t <sub>JTKHKL</sub>                        | 15       | _        | ns   |       |
| JTAG external clock rise and fall times              | t <sub>JTGR</sub> , t <sub>JTGF</sub>      | 0        | 2        | ns   |       |
| TRST assert time                                     | t <sub>TRST</sub>                          | 25       | —        | ns   | 3     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI | <sup>t</sup> jtdvkh<br><sup>t</sup> jtivkh | 4<br>4   |          | ns   | 4     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI  | <sup>t</sup> jtdxkh<br><sup>t</sup> jtixkh | 10<br>10 |          | ns   | 4     |
| Valid times:<br>Boundary-scan data<br>TDO            | t <sub>jtkldv</sub><br>t <sub>jtklov</sub> | 2<br>2   | 11<br>11 | ns   | 5     |

| Parameter                                                                       | Symbol <sup>1</sup> | Min                                | Мах | Unit |
|---------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|
| Fall time of both SDA and SCL signals <sup>5</sup>                              | t <sub>I2CF</sub>   | —                                  | 300 | ns   |
| Setup time for STOP condition                                                   | t <sub>I2PVKH</sub> | 0.6                                | —   | μs   |
| Bus free time between a STOP and START condition                                | t <sub>I2KHDX</sub> | 1.3                                | —   | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | $0.1 \times OV_{DD}$               | —   | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times \text{OV}_{\text{DD}}$ | _   | V    |

### Table 39. I<sup>2</sup>C AC Electrical Specifications (continued)

Notes:

- 1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) goes invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaches the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>
- MPC8347E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum t<sub>I2DVKH</sub> must be met only if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5.) The MPC8347E does not follow the "I2C-BUS Specifications" version 2.1 regarding the tI2CF AC parameter.

Figure 31 provides the AC test load for the  $I^2C$ .



Figure 31. I<sup>2</sup>C AC Test Load

Figure 32 shows the AC timing diagram for the  $I^2C$  bus.



Figure 32. I<sup>2</sup>C Bus AC Timing Diagram

### Table 41. PCI AC Timing Specifications at 66 MHz<sup>1</sup> (continued)

| Parameter             | Symbol <sup>2</sup> | Min | Max | Unit | Notes |
|-----------------------|---------------------|-----|-----|------|-------|
| Input hold from clock | t <sub>PCIXKH</sub> | 0   | —   | ns   | 3, 5  |

Notes:

- 1. PCI timing depends on M66EN and the ratio between PCI1/PCI2. Refer to the PCI chapter of the reference manual for a description of M66EN.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.</sub>
- 3. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 4. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.

### Table 42 provides the PCI AC timing specifications at 33 MHz.

| Table 42. PCI AC | Ciming | <b>Specifications</b> | at 33 MHz |
|------------------|--------|-----------------------|-----------|
|------------------|--------|-----------------------|-----------|

| Parameter                      | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|--------------------------------|---------------------|-----|-----|------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 11  | ns   | 2     |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | _   | ns   | 2     |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | -   | ns   | 2, 4  |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   |     | ns   | 2, 4  |

### Notes:

- The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
  </sub>
- 2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 3. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

### Figure 33 provides the AC test load for PCI.



Figure 33. PCI AC Test Load

| Signal                            | Package Pin Number | Pin Type | Power<br>Supply  | Notes |  |  |
|-----------------------------------|--------------------|----------|------------------|-------|--|--|
| LBCTL                             | AN26               | 0        | OV <sub>DD</sub> |       |  |  |
| LALE                              | AK24               | 0        | OV <sub>DD</sub> |       |  |  |
| LGPL0/LSDA10/cfg_reset_source0    | AP27               | I/O      | OV <sub>DD</sub> |       |  |  |
| LGPL1/LSDWE/cfg_reset_source1     | AL25               | I/O      | OV <sub>DD</sub> |       |  |  |
| LGPL2/LSDRAS/LOE                  | AJ24               | 0        | OV <sub>DD</sub> |       |  |  |
| LGPL3/LSDCAS/cfg_reset_source2    | AN27               | I/O      | OV <sub>DD</sub> |       |  |  |
| LGPL4/LGTA/LUPWAIT/LPBSE          | AP28               | I/O      | OV <sub>DD</sub> |       |  |  |
| LGPL5/cfg_clkin_div               | AL26               | I/O      | OV <sub>DD</sub> |       |  |  |
| LCKE                              | AM27               | 0        | OV <sub>DD</sub> |       |  |  |
| LCLK[0:2]                         | AN28, AK26, AP29   | 0        | OV <sub>DD</sub> |       |  |  |
| LSYNC_OUT                         | AM12               | 0        | OV <sub>DD</sub> |       |  |  |
| LSYNC_IN                          | AJ10               | I        | OV <sub>DD</sub> |       |  |  |
| General Purpose I/O Timers        |                    |          |                  |       |  |  |
| GPIO1[0]/GTM1_TIN1/GTM2_TIN2      | F24                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[1]/GTM1_TGATE1/GTM2_TGATE2  | E24                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[2]/GTM1_TOUT1               | B25                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[3]/GTM1_TIN2/GTM2_TIN1      | D24                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[4]/GTM1_TGATE2/GTM2_TGATE1  | A25                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[5]/GTM1_TOUT2/GTM2_TOUT1    | B24                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[6]/GTM1_TIN3/GTM2_TIN4      | A24                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[7]/GTM1_TGATE3/GTM2_TGATE4  | D23                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[8]/GTM1_TOUT3               | B23                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[9]/GTM1_TIN4/GTM2_TIN3      | A23                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[10]/GTM1_TGATE4/GTM2_TGATE3 | F22                | I/O      | OV <sub>DD</sub> |       |  |  |
| GPIO1[11]/GTM1_TOUT4/GTM2_TOUT3   | E22                | I/O      | OV <sub>DD</sub> |       |  |  |
|                                   | USB Port 1         |          |                  |       |  |  |
| MPH1_D0_ENABLEN/DR_D0_ENABLEN     | A26                | I/O      | OV <sub>DD</sub> |       |  |  |
| MPH1_D1_SER_TXD/DR_D1_SER_TXD     | B26                | I/O      | OV <sub>DD</sub> |       |  |  |
| MPH1_D2_VMO_SE0/DR_D2_VMO_SE0     | D25                | I/O      | OV <sub>DD</sub> |       |  |  |
| MPH1_D3_SPEED/DR_D3_SPEED         | A27                | I/O      | OV <sub>DD</sub> |       |  |  |
| MPH1_D4_DP/DR_D4_DP               | B27                | I/O      | OV <sub>DD</sub> |       |  |  |
| MPH1_D5_DM/DR_D5_DM               | C27                | I/O      | OV <sub>DD</sub> |       |  |  |
| MPH1_D6_SER_RCV/DR_D6_SER_RCV     | D26                | I/O      | OV <sub>DD</sub> |       |  |  |
| MPH1_D7_DRVVBUS/DR_D7_DRVVBUS     | E26                | I/O      | OV <sub>DD</sub> |       |  |  |

### Table 51. MPC8347E (TBGA) Pinout Listing (continued)

| Table 51. MPC8347 | E (TBGA) Pino | ut Listing (continued) |
|-------------------|---------------|------------------------|
|-------------------|---------------|------------------------|

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pin Type                                                                                                        | Power<br>Supply    | Notes |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|-------|
|                    | System Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                 |                    |       |
| PORESET            | C18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ļ                                                                                                               | OV <sub>DD</sub>   |       |
| HRESET             | B18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O                                                                                                             | OV <sub>DD</sub>   | 1     |
| SRESET             | D18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O                                                                                                             | OV <sub>DD</sub>   | 2     |
|                    | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                 |                    |       |
| THERM0             | K32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | l                                                                                                               | _                  | 9     |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                 |                    |       |
| AV <sub>DD</sub> 1 | L31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Power for e300<br>PLL (1.2 V)                                                                                   | AV <sub>DD</sub> 1 |       |
| AV <sub>DD</sub> 2 | AP12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Power for<br>system PLL<br>(1.2 V)                                                                              | AV <sub>DD</sub> 2 |       |
| AV <sub>DD</sub> 3 | AE1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Power for DDR<br>DLL (1.2 V)                                                                                    | AV <sub>DD</sub> 3 |       |
| AV <sub>DD</sub> 4 | AJ13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Power for LBIU<br>DLL (1.2 V)                                                                                   | AV <sub>DD</sub> 4 |       |
| GND                | A1, A34, C1, C7, C10, C11, C15, C23,<br>C25, C28, D1, D8, D20, D30, E7, E13,<br>E15, E17, E18, E21, E23, E25, E32,<br>F6, F19, F27, F30, F34, G31, H5, J4,<br>J34, K30, L5, M2, M5, M30, M33, N3,<br>N5, P30, R5, R32, T5, T30, U6, U29,<br>U33, V2, V5, V30, W6, W30, Y30,<br>AA2, AA30, AB2, AB6, AB30, AC3,<br>AC6, AD31, AE5, AF2, AF5, AF31,<br>AG30, AG31, AH4, AJ3, AJ19, AJ22,<br>AK7, AK13, AK14, AK16, AK18, AK20,<br>AK25, AK28, AL3, AL5, AL10, AL12,<br>AL22, AL27, AM1, AM6, AM7, AN12,<br>AN17, AN34, AP1, AP8, AP34 |                                                                                                                 |                    |       |
| GV <sub>DD</sub>   | A2, E2, G5, G6, J5, K4, K5, L4, N4, P5,<br>R6, T6, U5, V1, W5, Y5, AA4, AB3,<br>AC4, AD5, AF3, AG5, AH2, AH5, AH6,<br>AJ6, AK6, AK8, AK9, AL6                                                                                                                                                                                                                                                                                                                                                                                       | Power for DDR<br>DRAM I/O<br>voltage<br>(2.5 V)                                                                 | GV <sub>DD</sub>   |       |
| LV <sub>DD</sub> 1 | C9, D11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Power for<br>three-speed<br>Ethernet #1<br>and for<br>Ethernet<br>management<br>interface I/O<br>(2.5 V, 3.3 V) | LV <sub>DD</sub> 1 |       |

| Signal Package Pin Number       |                                        | Pin Type | Power<br>Supply   | Notes |
|---------------------------------|----------------------------------------|----------|-------------------|-------|
| MPH0_D2_VMO_SE0/DR_D10_DPPD     | B24                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D3_SPEED/DR_D11_DMMD       | A24                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D4_DP/DR_D12_VBUS_VLD      | D23                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D5_DM/DR_D13_SESS_END      | C23                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D6_SER_RCV/DR_D14          | B23                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D7_DRVVBUS/DR_D15_IDPULLUP | A23                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_NXT/DR_RX_ACTIVE_ID        | D22                                    | I        | OV <sub>DD</sub>  |       |
| MPH0_DIR_DPPULLUP/DR_RESET      | C22                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_STP_SUSPEND/DR_TX_READY    | B22                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_PWRFAULT/DR_RX_VALIDH      | A22                                    | I        | OV <sub>DD</sub>  |       |
| MPH0_PCTL0/DR_LINE_STATE0       | E21                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_PCTL1/DR_LINE_STATE1       | D21                                    | I/O      | OV <sub>DD</sub>  |       |
| MPH0_CLK/DR_RX_VALID            | C21                                    | I        | OV <sub>DD</sub>  |       |
| P                               | rogrammable Interrupt Controller       |          |                   |       |
| MCP_OUT                         | E8                                     | 0        | OV <sub>DD</sub>  | 2     |
| IRQ0/MCP_IN/GPIO2[12]           | J28                                    | I/O      | OV <sub>DD</sub>  |       |
| IRQ[1:5]/GPIO2[13:17]           | K25, J25, H26, L24, G27                | I/O      | OV <sub>DD</sub>  |       |
| IRQ[6]/GPIO2[18]/CKSTOP_OUT     | G28                                    | I/O      | OV <sub>DD</sub>  |       |
| IRQ[7]/GPIO2[19]/CKSTOP_IN      | J26                                    | I/O      | OV <sub>DD</sub>  |       |
|                                 | Ethernet Management Interface          |          |                   |       |
| EC_MDC                          | Y24                                    | 0        | LV <sub>DD1</sub> |       |
| EC_MDIO                         | Y25                                    | I/O      | LV <sub>DD1</sub> | 2     |
|                                 | Gigabit Reference Clock                |          |                   |       |
| EC_GTX_CLK125                   | Y26                                    | I        | LV <sub>DD1</sub> |       |
| Three-Spe                       | ed Ethernet Controller (Gigabit Ethern | et 1)    |                   |       |
| TSEC1_COL/GPIO2[20]             | M26                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_CRS/GPIO2[21]             | U25                                    | I/O      | LV <sub>DD1</sub> |       |
| TSEC1_GTX_CLK                   | V24                                    | 0        | LV <sub>DD1</sub> | 3     |
| TSEC1_RX_CLK                    | U26                                    | I        | LV <sub>DD1</sub> |       |
| TSEC1_RX_DV                     | U24                                    | I        | LV <sub>DD1</sub> |       |
| TSEC1_RX_ER/GPIO2[26]           | L28                                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_RXD[7:4]/GPIO2[22:25]     | M27, M28, N26, N27                     | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_RXD[3:0]                  | W26, W24, Y28, Y27                     | I        | LV <sub>DD1</sub> |       |
| TSEC1_TX_CLK                    | N25                                    | I        | OV <sub>DD</sub>  |       |

### Table 52. MPC8347E (PBGA) Pinout Listing (continued)

### Table 52. MPC8347E (PBGA) Pinout Listing (continued)

| Signal        | Package Pin Number | Pin Type | Power<br>Supply             | Notes |  |
|---------------|--------------------|----------|-----------------------------|-------|--|
| MVREF1        | AF19               | I        | DDR<br>reference<br>voltage |       |  |
| MVREF2        | AE10               | I        | DDR<br>reference<br>voltage |       |  |
| No Connection |                    |          |                             |       |  |
| NC            | V1, V2, V5         |          |                             |       |  |

### Notes:

- 1. This pin is an open-drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 2. This pin is an open-drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 3. During reset, this output is actively driven rather than three-stated.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.
- 6. This pin must always be tied to GND.
- 7. This pin must always be left not connected.
- 8. Thermal sensitive resistor.
- 9. It is recommended that MDIC0 be tied to GRD using an 18 Ω resistor and MDIC1 be tied to DDR power using an 18 Ω resistor.
- 10.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.

|                                        |      |             | Inpu  | Input Clock Frequency (MHz) <sup>2</sup> |           |       |  |
|----------------------------------------|------|-------------|-------|------------------------------------------|-----------|-------|--|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | Input Clock | 16.67 | 25                                       | 33.33     | 66.67 |  |
|                                        |      | Ratio       | C     | s <i>b_clk</i> Freq                      | uency (MH | z)    |  |
| Low                                    | 0010 | 2 : 1       |       |                                          |           | 133   |  |
| Low                                    | 0011 | 3 : 1       |       |                                          | 100       | 200   |  |
| Low                                    | 0100 | 4 : 1       |       | 100                                      | 133       | 266   |  |
| Low                                    | 0101 | 5 : 1       |       | 125                                      | 166       | 333   |  |
| Low                                    | 0110 | 6 : 1       | 100   | 150                                      | 200       |       |  |
| Low                                    | 0111 | 7:1         | 116   | 175                                      | 233       |       |  |
| Low                                    | 1000 | 8:1         | 133   | 200                                      | 266       |       |  |
| Low                                    | 1001 | 9:1         | 150   | 225                                      | 300       |       |  |
| Low                                    | 1010 | 10 : 1      | 166   | 250                                      | 333       |       |  |
| Low                                    | 1011 | 11 : 1      | 183   | 275                                      |           |       |  |
| Low                                    | 1100 | 12 : 1      | 200   | 300                                      |           |       |  |
| Low                                    | 1101 | 13 : 1      | 216   | 325                                      |           |       |  |
| Low                                    | 1110 | 14 : 1      | 233   |                                          | 1         |       |  |
| Low                                    | 1111 | 15 : 1      | 250   |                                          |           |       |  |
| Low                                    | 0000 | 16 : 1      | 266   |                                          |           |       |  |
| High                                   | 0010 | 4 : 1       |       | 100                                      | 133       | 266   |  |
| High                                   | 0011 | 6 : 1       | 100   | 150                                      | 200       |       |  |
| High                                   | 0100 | 8 : 1       | 133   | 200                                      | 266       |       |  |
| High                                   | 0101 | 10 : 1      | 166   | 250                                      | 333       |       |  |
| High                                   | 0110 | 12 : 1      | 200   | 300                                      |           |       |  |
| High                                   | 0111 | 14 : 1      | 233   |                                          |           |       |  |
| High                                   | 1000 | 16 : 1      | 266   |                                          |           |       |  |

Table 58. CSB Frequency Options for Agent Mode

<sup>1</sup> CFG\_CLKIN\_DIV doubles csb\_clk if set high.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode. DDR2 memory may be used at 133 MHz provided that the memory components are specified for operation at this frequency.

# 19.2 Core PLL Configuration

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). Table 59 shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in Table 59 should be considered as reserved.

### NOTE

Core VCO frequency = core frequency  $\times$  VCO divider

VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz.

| RCV | VL[CORE | PLL] | coro alk: ash alk Patio                                        | VCO Divider <sup>1</sup>                                       |  |  |  |
|-----|---------|------|----------------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| 0–1 | 2–5     | 6    |                                                                |                                                                |  |  |  |
| nn  | 0000    | n    | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) |  |  |  |
| 00  | 0001    | 0    | 1:1                                                            | 2                                                              |  |  |  |
| 01  | 0001    | 0    | 1:1                                                            | 4                                                              |  |  |  |
| 10  | 0001    | 0    | 1:1                                                            | 8                                                              |  |  |  |
| 11  | 0001    | 0    | 1:1                                                            | 8                                                              |  |  |  |
| 00  | 0001    | 1    | 1.5:1                                                          | 2                                                              |  |  |  |
| 01  | 0001    | 1    | 1.5:1                                                          | 4                                                              |  |  |  |
| 10  | 0001    | 1    | 1.5:1                                                          | 8                                                              |  |  |  |
| 11  | 0001    | 1    | 1.5:1                                                          | 8                                                              |  |  |  |
| 00  | 0010    | 0    | 2:1                                                            | 2                                                              |  |  |  |
| 01  | 0010    | 0    | 2:1                                                            | 4                                                              |  |  |  |
| 10  | 0010    | 0    | 2:1                                                            | 8                                                              |  |  |  |
| 11  | 0010    | 0    | 2:1                                                            | 8                                                              |  |  |  |
| 00  | 0010    | 1    | 2.5:1                                                          | 2                                                              |  |  |  |
| 01  | 0010    | 1    | 2.5:1                                                          | 4                                                              |  |  |  |
| 10  | 0010    | 1    | 2.5:1                                                          | 8                                                              |  |  |  |
| 11  | 0010    | 1    | 2.5:1                                                          | 8                                                              |  |  |  |
| 00  | 0011    | 0    | 3:1                                                            | 2                                                              |  |  |  |
| 01  | 0011    | 0    | 3:1                                                            | 4                                                              |  |  |  |
| 10  | 0011    | 0    | 3:1                                                            | 8                                                              |  |  |  |
| 11  | 0011    | 0    | 3:1                                                            | 8                                                              |  |  |  |

### Table 59. e300 Core PLL Configuration

<sup>1</sup> Core VCO frequency = core frequency × VCO divider. The VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz.

# **19.3 Suggested PLL Configurations**

Table 60 shows suggested PLL configurations for 33 and 66 MHz input clocks.

| Table 60. | Suggested | PLL | Configurations |
|-----------|-----------|-----|----------------|
|-----------|-----------|-----|----------------|

| Ref<br>No. <sup>1</sup>      | RCWL |             | 400 MHz Device                               |                      | 533 MHz Device        |                                              |                      | 667 MHz Device        |                                              |                      |                       |
|------------------------------|------|-------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|
|                              | SPMF | CORE<br>PLL | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) |
|                              |      |             |                                              | 33 M                 | Hz CLKIN              | PCI_CLK                                      | Options              |                       |                                              |                      |                       |
| 922                          | 1001 | 0100010     | _                                            | —                    |                       | —                                            | —                    | f300                  | 33                                           | 300                  | 300                   |
| 723                          | 0111 | 0100011     | 33                                           | 233                  | 350                   | 33                                           | 233                  | 350                   | 33                                           | 233                  | 350                   |
| 604                          | 0110 | 0000100     | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   |
| 624                          | 0110 | 0100100     | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   |
| 803                          | 1000 | 0000011     | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   |
| 823                          | 1000 | 0100011     | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   |
| 903                          | 1001 | 0000011     | '                                            |                      | 33                    | 300                                          | 450                  | 33                    | 300                                          | 450                  |                       |
| 923                          | 1001 | 0100011     |                                              |                      |                       | 33                                           | 300                  | 450                   | 33                                           | 300                  | 450                   |
| 704                          | 0111 | 0000011     | —                                            |                      |                       | 33                                           | 233                  | 466                   | 33                                           | 233                  | 466                   |
| 724                          | 0111 | 0100011     |                                              |                      |                       | 33                                           | 233                  | 466                   | 33                                           | 233                  | 466                   |
| A03                          | 1010 | 0000011     |                                              |                      |                       | 33                                           | 333                  | 500                   | 33                                           | 333                  | 500                   |
| 804                          | 1000 | 0000100     |                                              |                      |                       | 33                                           | 266                  | 533                   | 33                                           | 266                  | 533                   |
| 705                          | 0111 | 0000101     | _                                            |                      |                       |                                              |                      |                       | 33                                           | 233                  | 583                   |
| 606                          | 0110 | 0000110     | _                                            |                      |                       |                                              | —                    |                       | 33                                           | 200                  | 600                   |
| 904                          | 1001 | 0000100     | _                                            |                      |                       |                                              | —                    |                       | 33                                           | 300                  | 600                   |
| 805                          | 1000 | 0000101     | _                                            |                      |                       | —                                            |                      | 33                    | 266                                          | 667                  |                       |
| A04                          | 1010 | 0000100     |                                              | _                    |                       |                                              | _                    |                       | 33                                           | 333                  | 667                   |
| 66 MHz CLKIN/PCI_CLK Options |      |             |                                              |                      |                       |                                              |                      |                       |                                              |                      |                       |
| 304                          | 0011 | 0000100     | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   |
| 324                          | 0011 | 0100100     | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   |
| 403                          | 0100 | 0000011     | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   |
| 423                          | 0100 | 0100011     | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   |
| 305                          | 0011 | 0000101     |                                              |                      |                       | 66                                           | 200                  | 500                   | 66                                           | 200                  | 500                   |
| 503                          | 0101 | 0000011     | —                                            |                      |                       | 66                                           | 333                  | 500                   | 66                                           | 333                  | 500                   |
| 404                          | 0100 | 0000100     | —                                            |                      | 66                    | 266                                          | 533                  | 66                    | 266                                          | 533                  |                       |
| 306                          | 0011 | 0000110     | —                                            |                      | —                     |                                              | 66                   | 200                   | 600                                          |                      |                       |
| 405                          | 0100 | 0000101     | —                                            |                      | —                     |                                              | 66                   | 266                   | 667                                          |                      |                       |
| 504                          | 0101 | 0000100     | —                                            |                      | _                     |                                              | 66                   | 333                   | 667                                          |                      |                       |

<sup>1</sup> The PLL configuration reference number is the hexadecimal representation of RCWL, bits 4–15 associated with the SPMF and COREPLL settings given in the table.

<sup>2</sup> The input clock is CLKIN for PCI host mode or PCI\_CLK for PCI agent mode.

### Thermal

many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### 20.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### 20.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

Some application environments require a heat sink to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

### System Design Information

the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

# 21.7 Pull-Up Resistor Requirements

The MPC8347E requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, the Ethernet Management MDIO pin, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, *PowerQUICC<sup>TM</sup> Design Checklist*.

| Revision | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 8        | 2/2007  | <ul> <li>Page 1, updated first paragraph to reflect PowerQUICC II information. Updated note after second paragraph.</li> <li>In the features list in Section 1, "Overview," corrected DDR data rate to show:</li> <li>266 MHz for PBGA parts for all silicon revisions</li> <li>333 MHz for DDR for TBGA parts for silicon Rev. 1.x</li> <li>In Table 5, "MPC8347E Typical I/O Power Dissipation," added GV<sub>DD</sub> 1.8-V values for DDR2; added table footnote to designate rates that apply only to the TBGA package.</li> <li>In Figure 43, "JTAG Interface Connection," updated with new figure.</li> <li>In Section 23, "Ordering Information," replicated note from document introduction.</li> <li>In Section 23.1, "Part Numbers Fully Addressed by This Document," replaced third sentence of first paragraph directing customer to product summary page for available frequency configuration parts.</li> <li>Updated back page information.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 7        | 8/2006  | Changed all references to revision 2.0 silicon to revision 3.0 silicon.<br>Changed V <sub>IH</sub> minimum value in Table 36, "JTAG Interface DC Electrical Characteristics," to<br>OV <sub>DD</sub> – 0.3.<br>In Table 60, "Suggested PLL Configurations," deleted reference-number rows 902 and 703.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 6        | 3/2006  | <ul> <li>Section 2, "Electrical Characteristics," moved to second section and all other section, table, and figure numbering change accordingly.</li> <li>Table 7, "CLKIN AC Timing Specifications:" Changed max rise and fall time from 1.2 to 2.3.</li> <li>Table 22, "GMII Receive AC Timing Specifications:" Changed min t<sub>TTKHDX</sub> from 0.5 to 1.0.</li> <li>Table 30, "MII Management AC Timing Specifications:" Changed max value of t<sub>MDKHDX</sub> from 70 to 170.</li> <li>Table 34, "Local Bus General Timing Parameters—DLL on:" Changed min t<sub>LBIVKH2</sub> from 1.7 to 2.2.</li> <li>Table 36, "JTAG interface DC Electrical Characteristics:" Changed V<sub>IH</sub> input high voltage min to 2.0.</li> <li>Table 54, "Operating Frequencies for TBGA:"</li> <li>Updated TBD values.</li> <li>Changed maximum coherent system bus frequency for TBGA 667-MHz device to 333 MHz.</li> <li>Table 55, "Operating Frequencies for PBGA:"</li> <li>Updated TBD values.</li> <li>Changed PBGA maximum coherent system bus frequency to 266 MHz, and maximum DDR memory bus frequency to 133 MHz.</li> <li>Table 60, "Suggested PLL Configurations": Removed some values from suggested PLL configurations for reference numbers 902, 922, 903, and 923.</li> <li>Table 67, "Part Numbering Nomenclature": Updated TBD values in note 1.</li> <li>Added Section 23.2, "Part Marking."</li> </ul> |  |  |  |
| 5        | 10/2005 | In Table 57, updated AAVID 30x30x9.4 mm Pin Fin (natural convection) junction-to-ambient thermal resistance, from 11 to 10.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 4        | 9/2005  | Added Table 2, "MPC8347E Typical I/O Power Dissipation."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 3        | 8/2005  | Table 1: Updated values for power dissipation that were TBD in Revision 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 2        | 5/2005  | Table 1: Typical values for power dissipation are changed to TBD.<br>Table 48: Footnote numbering was wrong. THERM0 should have footnote 9 instead of 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |

### Table 66. Document Revision History (continued)