

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Active                                                     |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 667MHz                                                     |
| Co-Processors/DSP               |                                                            |
| RAM Controllers                 | DDR                                                        |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | - ·                                                        |
| Ethernet                        | 10/100/1000Mbps (2)                                        |
| SATA                            | -                                                          |
| USB                             | USB 2.0 + PHY (2)                                          |
| Voltage - I/O                   | 2.5V, 3.3V                                                 |
| Operating Temperature           | 0°C ~ 105°C (TA)                                           |
| Security Features               | -                                                          |
| Package / Case                  | 672-LBGA                                                   |
| Supplier Device Package         | 672-LBGA (35x35)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8347vvalfb |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Enhanced host controller interface (EHCI) compatible
- Complies with USB Specification Rev. 2.0
- High-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operations
- Direct connection to a high-speed device without an external hub
- External PHY with serial and low-pin count (ULPI) interfaces
- Local bus controller (LBC)
  - Multiplexed 32-bit address and data operating at up to 133 MHz
  - Four chip selects support four external slaves
  - Up to eight-beat burst transfers
  - 32-, 16-, and 8-bit port sizes controlled by an on-chip memory controller
  - Three protocol engines on a per chip select basis:
    - General-purpose chip select machine (GPCM)
    - Three user-programmable machines (UPMs)
    - Dedicated single data rate SDRAM controller
  - Parity support
  - Default boot ROM chip select with configurable bus width (8-, 16-, or 32-bit)
- Programmable interrupt controller (PIC)
  - Functional and programming compatibility with the MPC8260 interrupt controller
  - Support for 8 external and 35 internal discrete interrupt sources
  - Support for 1 external (optional) and 7 internal machine checkstop interrupt sources
  - Programmable highest priority request
  - Four groups of interrupts with programmable priority
  - External and internal interrupts directed to host processor
  - Redirects interrupts to external INTA pin in core disable mode.
  - Unique vector number for each interrupt source
- Dual industry-standard I<sup>2</sup>C interfaces
  - Two-wire interface
  - Multiple master support
  - Master or slave  $I^2C$  mode support
  - On-chip digital filtering rejects spikes on the bus
  - System initialization data optionally loaded from I<sup>2</sup>C-1 EPROM by boot sequencer embedded hardware
- DMA controller
  - Four independent virtual channels
  - Concurrent execution across multiple channels with programmable bandwidth control
  - All channels accessible to local core and remote PCI masters
  - Misaligned transfer capability

#### Overview

- Data chaining and direct mode
- Interrupt on completed segment and chain
- DUART
  - Two 4-wire interfaces (RxD, TxD, RTS, CTS)
  - Programming model compatible with the original 16450 UART and the PC16550D
- Serial peripheral interface (SPI) for master or slave
- General-purpose parallel I/O (GPIO)
  - 52 parallel I/O pins multiplexed on various chip interfaces
- System timers
  - Periodic interrupt timer
  - Real-time clock
  - Software watchdog timer
  - Eight general-purpose timers
- Designed to comply with IEEE Std. 1149.1<sup>™</sup>, JTAG boundary scan
- Integrated PCI bus and SDRAM clock generation

### **Power Characteristics**

Table 5 shows the estimated typical I/O power dissipation for MPC8347E.

| Interface                | Parameter                     | DDR2<br>GV <sub>DD</sub><br>(1.8 V) | DDR1<br>GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments               |
|--------------------------|-------------------------------|-------------------------------------|-------------------------------------|-----------------------------|-----------------------------|-----------------------------|------|------------------------|
| DDR I/O                  | 200 MHz, 32 bits              | —                                   | 0.42                                | _                           | _                           | _                           | W    | —                      |
| 65% utilization<br>2.5 V | 200 MHz, 64 bits              | —                                   | 0.55                                | _                           | _                           |                             | W    | —                      |
| Rs = 20 Ω<br>Rt = 50 Ω   | 266 MHz, 32 bits              | —                                   | 0.5                                 |                             | _                           |                             | W    | —                      |
| 2 pair of clocks         | 266 MHz, 64 bits              | —                                   | 0.66                                | _                           | _                           | _                           | W    | —                      |
|                          | 300 MHz, <sup>1</sup> 32 bits | —                                   | 0.54                                |                             | _                           |                             | W    | —                      |
|                          | 300 MHz, <sup>1</sup> 64 bits | —                                   | 0.7                                 | —                           | _                           | _                           | W    | _                      |
|                          | 333 MHz, <sup>1</sup> 32 bits | —                                   | 0.58                                |                             |                             |                             | W    | —                      |
|                          | 333 MHz, <sup>1</sup> 64 bits | —                                   | 0.76                                | —                           | —                           | _                           | W    | _                      |
|                          | 400 MHz, <sup>1</sup> 32 bits | —                                   | _                                   |                             |                             |                             |      | —                      |
|                          | 400 MHz, <sup>1</sup> 64 bits | —                                   | —                                   |                             |                             |                             |      | —                      |
| PCI I/O                  | 33 MHz, 32 bits               | —                                   | _                                   | 0.04                        |                             |                             | W    | —                      |
| load = 30 pF             | 66 MHz, 32 bits               |                                     | _                                   | 0.07                        | _                           |                             | W    | _                      |
| Local bus I/O            | 167 MHz, 32 bits              | —                                   | _                                   | 0.34                        |                             |                             | W    | —                      |
| load = 25 pF             | 133 MHz, 32 bits              | —                                   | _                                   | 0.27                        |                             |                             | W    | —                      |
|                          | 83 MHz, 32 bits               | _                                   | _                                   | 0.17                        |                             |                             | W    | —                      |
|                          | 66 MHz, 32 bits               | _                                   | _                                   | 0.14                        |                             |                             | W    | —                      |
|                          | 50 MHz, 32 bits               | _                                   | _                                   | 0.11                        |                             |                             | W    | —                      |
| TSEC I/O                 | MII                           | —                                   | —                                   |                             | 0.01                        |                             | W    | Multiply by number of  |
| load = 25 pF             | GMII or TBI                   | —                                   | —                                   | —                           | 0.06                        | _                           | W    | interfaces used.       |
|                          | RGMII or RTBI                 | —                                   | —                                   | —                           | _                           | 0.04                        | W    |                        |
| USB                      | 12 MHz                        | —                                   | —                                   | 0.01                        | _                           | _                           | W    | Multiply by 2 if using |
|                          | 480 MHz                       | —                                   | —                                   | 0.2                         | —                           | _                           | W    | 2 ports.               |
| Other I/O                |                               | —                                   | —                                   | 0.01                        | —                           | —                           | W    | —                      |

Table 5. MPC8347E Typical I/O Power Dissipation

<sup>1</sup> TBGA package only.

**Clock Input Timing** 

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8347E.

# 4.1 DC Electrical Characteristics

Table 7 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8347E.

| Parameter                 | Condition                                                                                                        | Symbol          | Min  | Мах                    | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | _                                                                                                                | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| CLKIN input current       | $0 V \le V_{IN} \le OV_{DD}$                                                                                     | I <sub>IN</sub> | —    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \ or \\ OV_{DD} - 0.5 \ V \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | —    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5 \text{ V} \leq \!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$                        | I <sub>IN</sub> | —    | ±50                    | μA   |

 Table 6. CLKIN DC Timing Specifications

# 4.2 AC Electrical Characteristics

The primary clock source for the MPC8347E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 7 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the MPC8347E.

Table 7. CLKIN AC Timing Specifications

| Parameter/Condition              | Symbol                               | Min | Typical | Max  | Unit | Notes |
|----------------------------------|--------------------------------------|-----|---------|------|------|-------|
| CLKIN/PCI_CLK frequency          | <b>f</b> CLKIN                       | _   | —       | 66   | MHz  | 1, 6  |
| CLKIN/PCI_CLK cycle time         | t <sub>CLKIN</sub>                   | 15  | —       | _    | ns   | _     |
| CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 1.0     | 2.3  | ns   | 2     |
| CLKIN/PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60   | %    | 3     |
| CLKIN/PCI_CLK jitter             | _                                    |     | —       | ±150 | ps   | 4, 5  |

Notes:

1. **Caution:** The system, core, USB, security, and TSEC must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter—short term and long term—and is guaranteed by design.

5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.

6. The Spread spectrum clocking. Is allowed with 1% input frequency down-spread at maximum 50KHz modulation rate regardless of input frequency.

| Parameter/Condition                                                                                 | Min | Мах | Unit                     | Notes |
|-----------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Input hold time for POR configuration signals with respect to negation of HRESET                    | 0   | _   | ns                       |       |
| Time for the MPC8347E to turn off POR configuration signals with respect to the assertion of HRESET | _   | 4   | ns                       | 3     |
| Time for the MPC8347E to turn on POR configuration signals with respect to the negation of HRESET   | 1   | _   | <sup>t</sup> PCI_SYNC_IN | 1, 3  |

### Table 9. RESET Initialization Timing Specifications (continued)

### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. In PCI host mode, the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8349E PowerQUICC™ II Pro Integrated Host Processor Family Reference Manual*.

- 2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is valid only in PCI host mode. See the MPC8349E PowerQUICC™ II Pro Integrated Host Processor Family Reference Manual.
- 3. POR configuration signals consist of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.

### Table 10 lists the PLL and DLL lock times.

### Table 10. PLL and DLL Lock Times

| Parameter/Condition | Min  | Мах     | Unit           | Notes |
|---------------------|------|---------|----------------|-------|
| PLL lock times      | -    | 100     | μs             |       |
| DLL lock times      | 7680 | 122,880 | csb_clk cycles | 1, 2  |

#### Notes:

1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum.

2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 19, "Clocking."

# 6 DDR SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8347E.

# NOTE

The information in this document is accurate for revision 1.1 silicon and earlier. For information on revision 3.0 silicon and earlier versions see the *MPC8347EA PowerQUICC<sup>TM</sup> II Pro Integrated Host Processor Hardware Specifications*. See Section 23.1, "Part Numbers Fully Addressed by This Document," for silicon revision level determination.

# 6.1 DDR SDRAM DC Electrical Characteristics

Table 11 provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8347E.

| Parameter/Condition                             | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    |       |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    |       |
| Output leakage current                          | I <sub>OZ</sub>   | -10                      | 10                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub>   | -15.2                    | —                        | mA   |       |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub>   | 15.2                     | —                        | mA   |       |
| MV <sub>REF</sub> input leakage current         | I <sub>VREF</sub> | —                        | 5                        | μA   |       |

### Table 11. DDR SDRAM DC Electrical Characteristics

Notes:

1.  ${\rm GV}_{\rm DD}$  is expected to be within 50 mV of the DRAM  ${\rm GV}_{\rm DD}$  at all times.

 MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

## Table 12 provides the DDR capacitance.

### Table 12. DDR SDRAM Capacitance

| Parameter/Condition                     | Symbol           | Min | Max | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 2.5 V ± 0.125 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.





Figure 22. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled)



Figure 23. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Bypass Mode)

### Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> (continued)

At recommended operating conditions (see Table 2).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Мах     | Unit | Notes |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-------|
| Output hold times:<br>Boundary-scan data<br>TDO                            | <sup>t</sup> jtkldx<br><sup>t</sup> jtklox | 2<br>2 |         | ns   | 5     |
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | <sup>t</sup> jtkldz<br><sup>t</sup> jtkloz | 2<br>2 | 19<br>9 | ns   | 5, 6  |

Notes:

- 1. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50  $\Omega$  load (see Figure 26). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- 5. Non-JTAG signal output timing with respect to  $t_{TCLK}$ .
- 6. Guaranteed by design and characterization.

Figure 26 provides the AC test load for TDO and the boundary-scan outputs of the MPC8347E.



Figure 26. AC Test Load for the JTAG Interface

Figure 27 provides the JTAG clock input timing diagram.



Figure 27. JTAG Clock Input Timing Diagram

### Table 41. PCI AC Timing Specifications at 66 MHz<sup>1</sup> (continued)

| Parameter             | Symbol <sup>2</sup> | Min | Max | Unit | Notes |
|-----------------------|---------------------|-----|-----|------|-------|
| Input hold from clock | t <sub>PCIXKH</sub> | 0   | —   | ns   | 3, 5  |

Notes:

- 1. PCI timing depends on M66EN and the ratio between PCI1/PCI2. Refer to the PCI chapter of the reference manual for a description of M66EN.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.</sub>
- 3. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 4. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.

## Table 42 provides the PCI AC timing specifications at 33 MHz.

| Parameter                      | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|--------------------------------|---------------------|-----|-----|------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV | _   | 11  | ns   | 2     |
| Output hold from clock         | <sup>t</sup> РСКНОХ | 2   | -   | ns   | 2     |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | _   | 14  | ns   | 2, 3  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | _   | ns   | 2, 4  |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   |     | ns   | 2, 4  |

#### Notes:

- The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
  </sub>
- 2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 3. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

### Figure 33 provides the AC test load for PCI.



Figure 33. PCI AC Test Load

#### IPIC

# 16 IPIC

This section describes the DC and AC electrical specifications for the external interrupt pins.

# **16.1 IPIC DC Electrical Characteristics**

Table 47 provides the DC electrical characteristics for the external interrupt pins.

| Table 47. IPIC DC Electrical Char | acteristics <sup>1</sup> |
|-----------------------------------|--------------------------|
|-----------------------------------|--------------------------|

| Characteristic     | Symbol          | Condition                | Min  | Мах                    | Unit | Notes |
|--------------------|-----------------|--------------------------|------|------------------------|------|-------|
| Input high voltage | V <sub>IH</sub> |                          | 2.0  | OV <sub>DD</sub> + 0.3 | V    |       |
| Input low voltage  | V <sub>IL</sub> |                          | -0.3 | 0.8                    | V    |       |
| Input current      | I <sub>IN</sub> |                          |      | ±5                     | μA   |       |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _    | 0.5                    | V    | 2     |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _    | 0.4                    | V    | 2     |

### Notes:

1. This table applies for pins IRQ[0:7], IRQ\_OUT, and MCP\_OUT.

2.  $\overline{\text{IRQ}_\text{OUT}}$  and  $\overline{\text{MCP}_\text{OUT}}$  are open-drain pins; thus  $\text{V}_\text{OH}$  is not relevant for those pins.

# 16.2 IPIC AC Timing Specifications

Table 48 provides the IPIC input and output AC timing specifications.

## Table 48. IPIC Input AC Timing Specifications<sup>1</sup>

| Characteristic                  | Symbol <sup>2</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| IPIC inputs—minimum pulse width |                     | 20  | ns   |

### Notes:

1. Input specifications are measured at the 50 percent level of the IPIC input signals. Timings are measured at the pin.

 IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by external synchronous logic. IPIC inputs must be valid for at least t<sub>PICWID</sub> ns to ensure proper operation in edge triggered mode. Package and Pin Listings

# 18.4 Mechanical Dimensions for the MPC8347E PBGA

Figure 40 shows the mechanical dimensions and bottom surface nomenclature for the MPC8347E, 620-PBGA package.



### Notes:

1.All dimensions are in millimeters.

2.Dimensioning and tolerancing per ASME Y14. 5M-1994.

3.Maximum solder ball diameter measured parallel to datum A.

4.Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

### Figure 40. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC8347E PBGA

| Signal                                     | Package Pin Number               | Pin Type | Power<br>Supply   | Notes |
|--------------------------------------------|----------------------------------|----------|-------------------|-------|
| MPH1_NXT/DR_SESS_VLD_NXT                   | D27                              | I        | OV <sub>DD</sub>  |       |
| MPH1_DIR_DPPULLUP/<br>DR_XCVR_SEL_DPPULLUP | A28                              | I/O      | OV <sub>DD</sub>  |       |
| MPH1_STP_SUSPEND/<br>DR_STP_SUSPEND        | F26                              | 0        | OV <sub>DD</sub>  |       |
| MPH1_PWRFAULT/<br>DR_RX_ERROR_PWRFAULT     | E27                              | I        | OV <sub>DD</sub>  |       |
| MPH1_PCTL0/DR_TX_VALID_PCTL0               | A29                              | 0        | OV <sub>DD</sub>  |       |
| MPH1_PCTL1/DR_TX_VALIDH_PCTL1              | D28                              | 0        | OV <sub>DD</sub>  |       |
| MPH1_CLK/DR_CLK                            | B29                              | I        | OV <sub>DD</sub>  |       |
|                                            | USB Port 0                       |          |                   |       |
| MPH0_D0_ENABLEN/DR_D8_CHGVBUS              | C29                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D1_SER_TXD/DR_D9_DCHGVBUS             | A30                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D2_VMO_SE0/DR_D10_DPPD                | E28                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D3_SPEED/DR_D11_DMMD                  | B30                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D4_DP/DR_D12_VBUS_VLD                 | C30                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D5_DM/DR_D13_SESS_END                 | A31                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D6_SER_RCV/DR_D14                     | B31                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D7_DRVVBUS/DR_D15_IDPULLUP            | C31                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_NXT/DR_RX_ACTIVE_ID                   | B32                              | I        | OV <sub>DD</sub>  |       |
| MPH0_DIR_DPPULLUP/DR_RESET                 | A32                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_STP_SUSPEND/DR_TX_READY               | A33                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_PWRFAULT/DR_RX_VALIDH                 | C32                              | I        | OV <sub>DD</sub>  |       |
| MPH0_PCTL0/DR_LINE_STATE0                  | D31                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_PCTL1/DR_LINE_STATE1                  | E30                              | I/O      | OV <sub>DD</sub>  |       |
| MPH0_CLK/DR_RX_VALID                       | B33                              | I        | OV <sub>DD</sub>  |       |
| P                                          | rogrammable Interrupt Controller | 1        |                   |       |
| MCP_OUT                                    | AN33                             | 0        | OV <sub>DD</sub>  | 2     |
| IRQ0/MCP_IN/GPIO2[12]                      | C19                              | I/O      | OV <sub>DD</sub>  |       |
| IRQ[1:5]/GPIO2[13:17]                      | C22, A22, D21, C21, B21          | I/O      | OV <sub>DD</sub>  |       |
| IRQ[6]/GPIO2[18]/CKSTOP_OUT                | A21                              | I/O      | OV <sub>DD</sub>  |       |
| IRQ[7]/GPIO2[19]/CKSTOP_IN                 | C20                              | I/O      | OV <sub>DD</sub>  |       |
|                                            | Ethernet Management Interface    | 1        | 1                 |       |
| EC_MDC                                     | A7                               | 0        | LV <sub>DD1</sub> |       |
| EC_MDIO                                    | E9                               | I/O      | LV <sub>DD1</sub> | 2     |

### Table 51. MPC8347E (TBGA) Pinout Listing (continued)

| Signal                        | Package Pin Number                                   | Pin Type | Power<br>Supply   | Notes |  |  |  |  |
|-------------------------------|------------------------------------------------------|----------|-------------------|-------|--|--|--|--|
| Gigabit Reference Clock       |                                                      |          |                   |       |  |  |  |  |
| EC_GTX_CLK125                 | C8                                                   | I        | LV <sub>DD1</sub> |       |  |  |  |  |
| Three-S                       | Three-Speed Ethernet Controller (Gigabit Ethernet 1) |          |                   |       |  |  |  |  |
| TSEC1_COL/GPIO2[20]           | A17                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC1_CRS/GPIO2[21]           | F12                                                  | I/O      | LV <sub>DD1</sub> |       |  |  |  |  |
| TSEC1_GTX_CLK                 | D10                                                  | 0        | LV <sub>DD1</sub> | 3     |  |  |  |  |
| TSEC1_RX_CLK                  | A11                                                  | I        | LV <sub>DD1</sub> |       |  |  |  |  |
| TSEC1_RX_DV                   | B11                                                  | I        | LV <sub>DD1</sub> |       |  |  |  |  |
| TSEC1_RX_ER/GPIO2[26]         | B17                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC1_RXD[7:4]/GPIO2[22:25]   | B16, D16, E16, F16                                   | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC1_RXD[3:0]                | E10, A8, F10, B8                                     | I        | LV <sub>DD1</sub> |       |  |  |  |  |
| TSEC1_TX_CLK                  | D17                                                  | I        | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC1_TXD[7:4]/GPIO2[27:30]   | A15, B15, A14, B14                                   | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC1_TXD[3:0]                | A10, E11, B10, A9                                    | 0        | LV <sub>DD1</sub> | 11    |  |  |  |  |
| TSEC1_TX_EN                   | B9                                                   | 0        | LV <sub>DD1</sub> |       |  |  |  |  |
| TSEC1_TX_ER/GPIO2[31]         | A16                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| Three-S                       | peed Ethernet Controller (Gigabit Ethe               | ernet 2) | •                 |       |  |  |  |  |
| TSEC2_COL/GPIO1[21]           | C14                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_CRS/GPIO1[22]           | D6                                                   | I/O      | LV <sub>DD2</sub> |       |  |  |  |  |
| TSEC2_GTX_CLK                 | A4                                                   | 0        | LV <sub>DD2</sub> |       |  |  |  |  |
| TSEC2_RX_CLK                  | B4                                                   | I        | LV <sub>DD2</sub> |       |  |  |  |  |
| TSEC2_RX_DV/GPIO1[23]         | E6                                                   | I/O      | LV <sub>DD2</sub> |       |  |  |  |  |
| TSEC2_RXD[7:4]/GPIO1[26:29]   | A13, B13, C13, A12                                   | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_RXD[3:0]/GPIO1[13:16]   | D7, A6, E8, B7                                       | I/O      | LV <sub>DD2</sub> |       |  |  |  |  |
| TSEC2_RX_ER/GPIO1[25]         | D14                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_TXD[7]/GPIO1[31]        | B12                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_TXD[6]/DR_XCVR_TERM_SEL | C12                                                  | 0        | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_TXD[5]/DR_UTMI_OPMODE1  | D12                                                  | 0        | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_TXD[4]/DR_UTMI_OPMODE0  | E12                                                  | 0        | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_TXD[3:0]/GPIO1[17:20]   | B5, A5, F8, B6                                       | I/O      | LV <sub>DD2</sub> |       |  |  |  |  |
| TSEC2_TX_ER/GPIO1[24]         | F14                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |
| TSEC2_TX_EN/GPIO1[12]         | C5                                                   | I/O      | LV <sub>DD2</sub> | 3     |  |  |  |  |
| TSEC2_TX_CLK/GPIO1[30]        | E14                                                  | I/O      | OV <sub>DD</sub>  |       |  |  |  |  |

## Table 51. MPC8347E (TBGA) Pinout Listing (continued)

| Signal                          | Package Pin Number                    | Pin Type | Power<br>Supply   | Notes |
|---------------------------------|---------------------------------------|----------|-------------------|-------|
| MPH0_D2_VMO_SE0/DR_D10_DPPD     | B24                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D3_SPEED/DR_D11_DMMD       | A24                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D4_DP/DR_D12_VBUS_VLD      | D23                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D5_DM/DR_D13_SESS_END      | C23                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D6_SER_RCV/DR_D14          | B23                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_D7_DRVVBUS/DR_D15_IDPULLUP | A23                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_NXT/DR_RX_ACTIVE_ID        | D22                                   | I        | OV <sub>DD</sub>  |       |
| MPH0_DIR_DPPULLUP/DR_RESET      | C22                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_STP_SUSPEND/DR_TX_READY    | B22                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_PWRFAULT/DR_RX_VALIDH      | A22                                   | I        | OV <sub>DD</sub>  |       |
| MPH0_PCTL0/DR_LINE_STATE0       | E21                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_PCTL1/DR_LINE_STATE1       | D21                                   | I/O      | OV <sub>DD</sub>  |       |
| MPH0_CLK/DR_RX_VALID            | C21                                   | I        | OV <sub>DD</sub>  |       |
| Р                               | rogrammable Interrupt Controller      |          |                   |       |
| MCP_OUT                         | E8                                    | 0        | OV <sub>DD</sub>  | 2     |
| IRQ0/MCP_IN/GPIO2[12]           | J28                                   | I/O      | OV <sub>DD</sub>  |       |
| IRQ[1:5]/GPIO2[13:17]           | K25, J25, H26, L24, G27               | I/O      | OV <sub>DD</sub>  |       |
| IRQ[6]/GPIO2[18]/CKSTOP_OUT     | G28                                   | I/O      | OV <sub>DD</sub>  |       |
| IRQ[7]/GPIO2[19]/CKSTOP_IN      | J26                                   | I/O      | OV <sub>DD</sub>  |       |
|                                 | Ethernet Management Interface         |          |                   |       |
| EC_MDC                          | Y24                                   | 0        | LV <sub>DD1</sub> |       |
| EC_MDIO                         | Y25                                   | I/O      | LV <sub>DD1</sub> | 2     |
|                                 | Gigabit Reference Clock               | - 1      | 1                 |       |
| EC_GTX_CLK125                   | Y26                                   | I        | LV <sub>DD1</sub> |       |
| Three-Spe                       | ed Ethernet Controller (Gigabit Ether | net 1)   | 1                 |       |
| TSEC1_COL/GPIO2[20]             | M26                                   | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_CRS/GPIO2[21]             | U25                                   | I/O      | LV <sub>DD1</sub> | -     |
| TSEC1_GTX_CLK                   | V24                                   | 0        | LV <sub>DD1</sub> | 3     |
| TSEC1_RX_CLK                    | U26                                   | I        | LV <sub>DD1</sub> | -     |
| TSEC1_RX_DV                     | U24                                   | I        | LV <sub>DD1</sub> | 1     |
| TSEC1_RX_ER/GPIO2[26]           | L28                                   | I/O      | OV <sub>DD</sub>  | 1     |
| TSEC1_RXD[7:4]/GPIO2[22:25]     | M27, M28, N26, N27                    | I/O      | OV <sub>DD</sub>  |       |
| TSEC1_RXD[3:0]                  | W26, W24, Y28, Y27                    | I        | LV <sub>DD1</sub> |       |
| TSEC1_TX_CLK                    | N25                                   | I        | OV <sub>DD</sub>  | 1     |

### Table 52. MPC8347E (PBGA) Pinout Listing (continued)

### Table 52. MPC8347E (PBGA) Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power<br>Supply             | Notes |
|--------|--------------------|----------|-----------------------------|-------|
| MVREF1 | AF19               | I        | DDR<br>reference<br>voltage |       |
| MVREF2 | AE10               | I        | DDR<br>reference<br>voltage |       |
|        | No Connection      |          |                             |       |
| NC     | V1, V2, V5         |          |                             |       |

### Notes:

- 1. This pin is an open-drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 2. This pin is an open-drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.
- 3. During reset, this output is actively driven rather than three-stated.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.
- 6. This pin must always be tied to GND.
- 7. This pin must always be left not connected.
- 8. Thermal sensitive resistor.
- 9. It is recommended that MDIC0 be tied to GRD using an 18 Ω resistor and MDIC1 be tied to DDR power using an 18 Ω resistor.
- 10.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.

|                                        |      | ach alls                                              | Inpu  | It Clock Fre        | equency (M | Hz) <sup>2</sup> |  |
|----------------------------------------|------|-------------------------------------------------------|-------|---------------------|------------|------------------|--|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock<br>Ratio <sup>2</sup> | 16.67 | 25                  | 33.33      | 66.67            |  |
|                                        |      | Kallo                                                 | C     | s <i>b_clk</i> Freq | uency (MH  | lz)              |  |
| Low                                    | 0010 | 2 : 1                                                 |       |                     |            | 133              |  |
| Low                                    | 0011 | 3 : 1                                                 | -     |                     | 100        | 200              |  |
| Low                                    | 0100 | 4 : 1                                                 |       | 100                 | 133        | 266              |  |
| Low                                    | 0101 | 5 : 1                                                 |       | 125                 | 166        | 333              |  |
| Low                                    | 0110 | 6 : 1                                                 | 100   | 150                 | 200        |                  |  |
| Low                                    | 0111 | 7:1                                                   | 116   | 175                 | 233        |                  |  |
| Low                                    | 1000 | 8 : 1                                                 | 133   | 200                 | 266        |                  |  |
| Low                                    | 1001 | 9 : 1                                                 | 150   | 225                 | 300        |                  |  |
| Low                                    | 1010 | 10 : 1                                                | 166   | 250                 | 333        |                  |  |
| Low                                    | 1011 | 11 : 1                                                | 183   | 275                 |            |                  |  |
| Low                                    | 1100 | 12 : 1                                                | 200   | 300                 |            |                  |  |
| Low                                    | 1101 | 13 : 1                                                | 216   | 325                 |            |                  |  |
| Low                                    | 1110 | 14 : 1                                                | 233   |                     | -          |                  |  |
| Low                                    | 1111 | 15 : 1                                                | 250   |                     |            |                  |  |
| Low                                    | 0000 | 16 : 1                                                | 266   |                     |            |                  |  |
| High                                   | 0010 | 2 : 1                                                 |       |                     |            | 133              |  |
| High                                   | 0011 | 3 : 1                                                 |       |                     | 100        | 200              |  |
| High                                   | 0100 | 4 : 1                                                 |       |                     | 133        | 266              |  |
| High                                   | 0101 | 5 : 1                                                 |       |                     | 166        | 333              |  |
| High                                   | 0110 | 6 : 1                                                 |       |                     | 200        |                  |  |
| High                                   | 0111 | 7 : 1                                                 |       |                     | 233        |                  |  |
| High                                   | 1000 | 8 : 1                                                 |       |                     |            |                  |  |

Table 57. CSB Frequency Options for Host Mode

<sup>1</sup> CFG\_CLKIN\_DIV selects the ratio between CLKIN and PCI\_SYNC\_OUT.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode. DDR2 memory may be used at 133 MHz provided that the memory components are specified for operation at this frequency.

|          | Tyco Electronics<br>Chip Coolers <sup>TM</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.chipcoolers.com         | 800-522-2800 |
|----------|---------------------------------------------------------------------------------------------------------------------------------------|--------------|
|          | Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                             | 603-635-5102 |
| Interfac | ce material vendors include the following:                                                                                            |              |
|          | Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01801                                                                                  | 781-935-4850 |
|          | Internet: www.chomerics.com                                                                                                           |              |
|          | Dow-Corning Corporation<br>Dow-Corning Electronic Materials<br>P.O. Box 994<br>Midland, MI 48686-0997<br>Internet: www.dowcorning.com | 800-248-2481 |
|          | Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                                        | 888-642-7674 |
|          | The Bergquist Company<br>18930 West 78th St.<br>Chanhassen, MN 55317<br>Internet: www.bergquistcompany.com                            | 800-347-4572 |

# 20.3 Heat Sink Attachment

When heat sinks are attached, an interface material is required, preferably thermal grease and a spring clip. The spring clip should connect to the printed-circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces that can lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. The recommended maximum force on the top of the package is 10 lb force (4.5 kg force). Any adhesive attachment should attach to painted or plastic surfaces, and its performance should be verified under the application requirements.

# 20.3.1 Experimental Determination of the Junction Temperature with a Heat Sink

When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally

#### Thermal

required in the heat sink. Minimize the size of the clearance to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

$$T_J = T_C + (R_{\theta JC} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)  $T_C$  = case temperature of the package (°C)  $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)  $P_D$  = power dissipation (W)

System Design Information

# 21 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8347E.

# 21.1 System Clocking

The MPC8347E includes two PLLs:

- 1. The platform PLL generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 19.1, "System PLL Configuration."
- 2. The e300 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 19.2, "Core PLL Configuration."

# 21.2 PLL Power Supply Filtering

Each PLL gets power through independent power supply pins (AV<sub>DD</sub>1, AV<sub>DD</sub>2, respectively). The AV<sub>DD</sub> level should always equal to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme.

There are a number of ways to provide power reliably to the PLLs, but the recommended solution is to provide four independent filter circuits as illustrated in Figure 42, one to each of the four  $AV_{DD}$  pins. Independent filters to each PLL reduce the opportunity to cause noise injection from one PLL to the other.

The circuit filters noise in the PLL resonant frequency range from 500 kHz to 10 MHz. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

To minimize noise coupled from nearby circuits, each circuit should be placed as closely as possible to the specific  $AV_{DD}$  pin being supplied. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of package, without the inductance of vias.

Figure 42 shows the PLL power supply filter circuit.



Figure 42. PLL Power Supply Filter Circuit

#### System Design Information



Figure 43. Driver Impedance Measurement

Two measurements give the value of this resistance and the strength of the driver current source. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then  $I_{source} = V_1/R_{source}$ .

Table 65 summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(Not Including PCI<br>Output Clocks) | PCI Output Clocks<br>(Including<br>PCI_SYNC_OUT) | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| R <sub>P</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | Ω    |
| Differential   | NA                                                                            | NA                                                  | NA                                               | NA        | Z <sub>DIFF</sub> | Ω    |

**Table 65. Impedance Characteristics** 

**Note:** Nominal supply voltages. See Table 1,  $T_i = 105^{\circ}C$ .

# 21.6 Configuration Pin Multiplexing

The MPC8347E power-on configuration options can be set through external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see the customer-visible configuration pins). These pins are used as output only pins in normal operation.

However, while HRESET is asserted, these pins are treated as inputs, and the value on these pins is latched when PORESET deasserts. Then the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with