Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 4.5 ns | | Voltage Supply - Internal | 3V ~ 3.6V | | Number of Logic Elements/Blocks | 2 | | Number of Macrocells | 32 | | Number of Gates | 600 | | Number of I/O | 34 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm3032alc44-4n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### ...and More Features - PCI compatible - Bus-friendly architecture including programmable slew-rate control - Open–drain output option - Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls - Programmable power–saving mode for a power reduction of over 50% in each macrocell - Configurable expander product–term distribution, allowing up to 32 product terms per macrocell - Programmable security bit for protection of proprietary designs - Enhanced architectural features, including: - 6 or 10 pin– or logic–driven output enable signals - Two global clock signals with optional inversion - Enhanced interconnect resources for improved routability - Programmable output slew–rate control - Software design support and automatic place—and—route provided by Altera's development systems for Windows—based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest - Programming support with the Altera master programming unit (MPU), MasterBlaster<sup>TM</sup> communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, BitBlaster<sup>TM</sup> serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf) # General Description MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricated with advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the -4, -5, -6, -7, and -10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2. | Table 2. MAX | Table 2. MAX 3000A Speed Grades | | | | | | | | | |--------------|---------------------------------|----|-------------|----|-----|--|--|--|--| | Device | | | Speed Grade | 1 | | | | | | | | -4 | -5 | -6 | -7 | -10 | | | | | | EPM3032A | ✓ | | | ✓ | ✓ | | | | | | EPM3064A | ✓ | | | ✓ | ✓ | | | | | | EPM3128A | | ✓ | | ✓ | ✓ | | | | | | EPM3256A | | | | ✓ | ✓ | | | | | | EPM3512A | | | | ✓ | ✓ | | | | | The MAX 3000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high–density small-scale integration (SSI), medium-scale integration (MSI), and large-scale integration (LSI) logic functions. The MAX 3000A architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 3000A devices are available in a wide range of packages, including PLCC, PQFP, and TQFP packages. See Table 3. | Table 3. MAX | 3000A Max | Note (1) | ) | | | | |--------------|----------------|----------------|-----------------|-----------------|-----------------|----------------------------| | Device | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA | | EPM3032A | 34 | 34 | | | | | | EPM3064A | 34 | 34 | 66 | | | | | EPM3128A | | | 80 | 96 | | 98 | | EPM3256A | | | | 116 | 158 | 161 | | EPM3512A | | | | | 172 | 208 | #### Note: (1) When the IEEE Std. 1149.1 (JTAG) interface is used for in–system programming or boundary–scan testing, four I/O pins become JTAG pins. MAX 3000A devices use CMOS EEPROM cells to implement logic functions. The user–configurable MAX 3000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debugging cycles, and can be programmed and erased up to 100 times. MAX 3000A devices contain 32 to 512 macrocells, combined into groups of 16 macrocells called logic array blocks (LABs). Each macrocell has a programmable—AND/fixed—OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with shareable expander and high–speed parallel expander product terms to provide up to 32 product terms per macrocell. MAX 3000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 3000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 3000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5–V, 3.3–V, and 5.0-V tolerant, allowing MAX 3000A devices to be used in mixed-voltage systems. MAX 3000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry–standard PC– and UNIX–workstation–based EDA tools. The software runs on Windows–based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. ## Functional Description The MAX 3000A architecture includes the following elements: - Logic array blocks (LABs) - Macrocells - Expander product terms (shareable and parallel) - Programmable interconnect array (PIA) - I/O control blocks The MAX 3000A architecture includes four dedicated inputs that can be used as general–purpose inputs or as high–speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 3000A devices. Figure 1. MAX 3000A Device Block Diagram #### Note: (1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables. ### **Logic Array Blocks** The MAX 3000A device architecture is based on the linking of high–performance LABs. LABs consist of 16–macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells. Each LAB is fed by the following signals: - 36 signals from the PIA that are used for general logic inputs - Global controls that are used for secondary register functions #### Macrocells MAX 3000A macrocells can be individually configured for either sequential or combinatorial logic operation. Macrocells consist of three functional blocks: logic array, product–term select matrix, and programmable register. Figure 2 shows a MAX 3000A macrocell. Figure 2. MAX 3000A Macrocell Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product–term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources: - Shareable expanders, which are inverted product terms that are fed back into the logic array - Parallel expanders, which are product terms borrowed from adjacent macrocells The Altera development system automatically optimizes product–term allocation according to the logic requirements of the design. Figure 6. I/O Control Block of MAX 3000A Devices #### Note: (1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables. When the tri–state buffer control is connected to ground, the output is tri-stated (high impedance), and the $\rm I/O$ pin can be used as a dedicated input. When the tri–state buffer control is connected to $\rm V_{CC}$ , the output is enabled. The MAX 3000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. ## In-System Programmability MAX 3000A devices can be programmed in–system via an industry–standard four–pin IEEE Std. 1149.1-1990 (JTAG) interface. In-system programmability (ISP) offers quick, efficient iterations during design development and debugging cycles. The MAX 3000A architecture internally generates the high programming voltages required to program its EEPROM cells, allowing in–system programming with only a single 3.3–V power supply. During in–system programming, the I/O pins are tri–stated and weakly pulled–up to eliminate board conflicts. The pull–up value is nominally 50 k $\Omega$ MAX 3000A devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that ensures safe operation when in–system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board (PCB) with standard pick—and—place equipment before they are programmed. MAX 3000A devices can be programmed by downloading the information via in—circuit testers, embedded processors, the MasterBlaster communications cable, the ByteBlasterMV parallel port download cable, and the BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high—pin—count packages (e.g., QFP packages) due to device handling. MAX 3000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem. The Jam STAPL programming and test language can be used to program MAX 3000A devices with in–circuit testers, PCs, or embedded processors. For more information on using the Jam STAPL programming and test language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor), *Application Note 122* (Using Jam STAPL for ISP & ICR via an Embedded Processor) and AN 111 (Embedded Programming Using the 8051 and Jam Byte-Code). The ISP circuitry in MAX 3000A devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors. The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary–scan register length and device IDCODE information for MAX 3000A devices. | Table 8. MAX 3000A Boundary-Sc | Table 8. MAX 3000A Boundary–Scan Register Length | | | | | | | | |--------------------------------|--------------------------------------------------|--|--|--|--|--|--|--| | Device | Boundary–Scan Register Length | | | | | | | | | EPM3032A | 96 | | | | | | | | | EPM3064A | 192 | | | | | | | | | EPM3128A | 288 | | | | | | | | | EPM3256A | 480 | | | | | | | | | EPM3512A | 624 | | | | | | | | | Table 9. 32-Bit MAX 3000A Device IDCODE ValueNote (1) | | | | | | | | | | |-------------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--| | Device | | IDCODE (32 I | oits) | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) | | | | | | | EPM3032A | 0001 | 0111 0000 0011 0010 | 00001101110 | 1 | | | | | | | EPM3064A | 0001 | 0111 0000 0110 0100 | 00001101110 | 1 | | | | | | | EPM3128A | 0001 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | | | EPM3256A | 0001 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | | | | EPM3512A | 0001 | 0111 0101 0001 0010 | 00001101110 | 1 | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST. Figure 7 shows the timing information for the JTAG signals. Table 10 shows the JTAG timing parameters and values for MAX 3000A devices. | Table 1 | O. JTAG Timing Parameters & Values for MAX 30 | 00A De | vices | | |-------------------|------------------------------------------------|--------|-------|------| | Symbol | Parameter | Min | Max | Unit | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock to output | | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | #### **Open-Drain Output Option** MAX 3000A devices provide an optional open–drain (equivalent to open-collector) output for each I/O pin. This open–drain output enables the device to provide system–level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired–OR plane. Open-drain output pins on MAX 3000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high $V_{\rm IH}$ . When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting CMOS requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor #### Slew-Rate Control The output buffer for each MAX 3000A I/O pin has an adjustable output slew rate that can be configured for low–noise or high–speed performance. A faster slew rate provides high–speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low–noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin–by–pin basis. The slew rate control affects both the rising and falling edges of the output signal. ### **Design Security** All MAX 3000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. ### **Generic Testing** MAX 3000A devices are fully tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 8. Test patterns can be used and then erased during early stages of the production flow. $V_{CCINT} = 3.3 V$ V<sub>CCIO</sub> = 2.5 V Temperature = 25 °C 150 $I_{OL}$ 100 Typical I<sub>O</sub> $V_{CCINT} = 3.3 V$ Output $V_{CCIO} = 3.3 V$ Current (mA) Temperature = 25 °C 50 $I_{OH}$ 2 V<sub>O</sub> Output Voltage (V) 2.5 V 150 $I_{OL}$ Figure 9. Output Drive Characteristics of MAX 3000A Devices 3.3 V ## Power Sequencing & Hot-Socketing Because MAX 3000A devices can be used in a mixed–voltage environment, they have been designed specifically to tolerate any possible power–up sequence. The $\rm V_{CCIO}$ and $\rm V_{CCINT}$ power planes can be powered in any order. V<sub>O</sub> Output Voltage (V) Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user. Altera Corporation 25 100 50 Typical I<sub>O</sub> Current (mA) Output #### Figure 11. MAX 3000A Switching Waveforms $t_R$ & $t_F$ < 2 ns. Inputs are driven at 3 V for a logic high and 0 V for a logic low. All timing characteristics are measured at 1.5 V. $-t_{PIA}$ $\leftarrow t_{OD} \rightarrow$ $\leftarrow t_{CLR}, t_{PRE} \rightarrow$ Altera Corporation 27 $t_{RD}$ $\leftarrow t_{PIA} \rightarrow$ **←** t<sub>OD</sub> Data from Logic Array Register to PIA to Logic Array Register Output to Pin Tables 16 through 23 show EPM3032A, EPM3064A, EPM3128A, EPM3256A, and EPM3512A timing information. | | 6. EPM3032A External 1 | <u> </u> | | Note (1) | | • | | | Unit | | |-------------------|------------------------------------------|-------------------|-------------|----------|-------|-----------|-------|-----|------|--| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | | -4 | | _ | <b>-7</b> | | 10 | | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>PD1</sub> | Input to non-<br>registered output | C1 = 35 pF<br>(2) | | 4.5 | | 7.5 | | 10 | ns | | | t <sub>PD2</sub> | I/O input to non–<br>registered output | C1 = 35 pF<br>(2) | | 4.5 | | 7.5 | | 10 | ns | | | t <sub>SU</sub> | Global clock setup time | (2) | 2.9 | | 4.7 | | 6.3 | | ns | | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.0 | 1.0 | 5.0 | 1.0 | 6.7 | ns | | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.6 | | 2.5 | | 3.6 | | ns | | | t <sub>AH</sub> | Array clock hold time | (2) | 0.3 | | 0.5 | | 0.5 | | ns | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 4.3 | 1.0 | 7.2 | 1.0 | 9.4 | ns | | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | | Table 17 | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | |------------------|----------------------------------------------------------------------|------------|-----|-------------|-----|-----|-----|-----|------| | Symbol | Parameter | Conditions | | Speed Grade | | | | | Unit | | | | | -4 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PIA</sub> | PIA delay | (2) | | 0.9 | | 1.5 | | 2.1 | ns | | $t_{LPA}$ | Low-power adder | (5) | | 2.5 | | 4.0 | | 5.0 | ns | | Table 18 | 3. EPM3064A External Timin | g Parameters | Note ( | 1) | | | | | | |-------------------|------------------------------------------|-----------------------|--------|-----|-------|-------|-------|------|------| | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | | | | | -4 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non–registered output | C1 = 35 pF (2) | | 4.5 | | 7.5 | | 10.0 | ns | | t <sub>PD2</sub> | I/O input to non–registered output | C1 = 35 pF <i>(2)</i> | | 4.5 | | 7.5 | | 10.0 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 2.8 | | 4.7 | | 6.2 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.1 | 1.0 | 5.1 | 1.0 | 7.0 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.6 | | 2.6 | | 3.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.3 | | 0.4 | | 0.6 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 4.3 | 1.0 | 7.2 | 1.0 | 9.6 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.5 | | 7.4 | | 10.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 222.2 | | 135.1 | | 100.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.5 | | 7.4 | | 10.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 222.2 | | 135.1 | | 100.0 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------| | | | | -4 | | - | -7 | | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.6 | | 1.1 | | 1.4 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.6 | | 1.1 | | 1.4 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.8 | | 3.0 | | 3.9 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.7 | | 0.9 | ns | | $t_{LAD}$ | Logic array delay | | | 1.5 | | 2.5 | | 3.2 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 0.6 | | 1.0 | | 1.2 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.8 | | 1.3 | | 1.8 | ns | | t <sub>OD2</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF | | 1.3 | | 1.8 | | 2.3 | ns | | t <sub>OD3</sub> | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.8 | | 6.3 | | 6.8 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.3 | | 2.0 | | 2.9 | | ns | | t <sub>H</sub> | Register hold time | | 0.6 | | 1.0 | | 1.3 | | ns | | t <sub>RD</sub> | Register delay | | | 0.7 | | 1.2 | | 1.6 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.6 | | 0.9 | | 1.3 | ns | | t <sub>IC</sub> | Array clock delay | | | 1.2 | | 1.9 | | 2.5 | ns | | t <sub>EN</sub> | Register enable time | | | 0.6 | | 1.0 | | 1.2 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.5 | | 2.2 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.3 | | 2.1 | | 2.9 | ns | | Table 23. | EPM3256A Internal Timing Para | meters (Part 2 of | <b>2)</b> Not | e (1) | | | | |-------------------|------------------------------------------------------------------------------------|-------------------|---------------|-------|-------|------|------| | Symbol | Parameter | Conditions | | Speed | Grade | | Unit | | | | | - | -7 | | -10 | | | | | | Min | Max | Min | Max | | | $t_{ZX3}$ | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 9.0 | | 10.0 | ns | | t <sub>XZ</sub> | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 2.1 | | 2.9 | | ns | | $t_H$ | Register hold time | | 0.9 | | 1.2 | | ns | | t <sub>RD</sub> | Register delay | | | 1.2 | | 1.6 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.8 | | 1.2 | ns | | t <sub>IC</sub> | Array clock delay | | | 1.6 | | 2.1 | ns | | t <sub>EN</sub> | Register enable time | | | 1.0 | | 1.3 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.5 | | 2.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.3 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.3 | | 3.0 | ns | | $t_{PIA}$ | PIA delay | (2) | | 2.4 | | 3.2 | ns | | $t_{LPA}$ | Low-power adder | (5) | | 4.0 | | 5.0 | ns | | Table 24. | EPM3512A External Timing Par | rameters Note | e (1) | | | | | |------------------|---------------------------------------|----------------|-------|-------|-------|------|------| | Symbol | Parameter | Conditions | | Speed | Grade | | Unit | | | | | - | -7 | | 10 | | | | | | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 7.5 | | 10.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 7.5 | | 10.0 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 5.6 | | 7.6 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 4.7 | 1.0 | 6.3 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 2.5 | | 3.5 | | ns | | Symbol | Parameter | Conditions | Speed Grade | | | | Unit | |-------------------|------------------------------------------|----------------|-------------|-----|------|------|------| | | | | -7 | | -10 | | | | | | | Min | Max | Min | Max | 1 | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.3 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 7.8 | 1.0 | 10.4 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 8.6 | | 11.5 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 116.3 | | 87.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 8.6 | | 11.5 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 116.3 | | 87.0 | | MHz | | Table 25. EPM3512A Internal Timing Parameters (Part 1 of 2) Note (1) | | | | | | | | |----------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|-------------|-----|-----|-----|------| | Symbol | Parameter | Conditions | Speed Grade | | | | Unit | | | | | -7 | | -10 | | | | | | | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.7 | | 0.9 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.7 | | 0.9 | ns | | t <sub>FIN</sub> | Fast input delay | | | 3.1 | | 3.6 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 2.7 | | 3.5 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.5 | ns | | $t_{LAD}$ | Logic array delay | | | 2.2 | | 2.8 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 1.0 | | 1.3 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 1.0 | | 1.5 | ns | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF | | 1.5 | | 2.0 | ns | # Power Consumption Supply power (P) versus frequency (f<sub>MAX</sub>, in MHz) for MAX 3000A devices is calculated with the following equation: $$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$ The $P_{\rm IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. The $I_{CCINT}$ value depends on the switching frequency and the application logic. The $I_{CCINT}$ value is calculated with the following equation: $I_{CCINT} =$ $$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$ The parameters in the I<sub>CCINT</sub> equation are: $MC_{TON}$ = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned on, as reported in the Quartus II or MAX+PLUS II Report File (.rpt) $MC_{DEV}$ = Number of macrocells in the device MC<sub>USED</sub> = Total number of macrocells in the design, as reported in the RPT File $f_{MAX}$ = Highest clock frequency to the device tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock (typically 12.5%) A, B, C = Constants (shown in Table 26) | Table 26. MAX 3000A I <sub>CC</sub> Equation Constants | | | | | | |--------------------------------------------------------|------|------|-------|--|--| | Device | A | В | C | | | | EPM3032A | 0.71 | 0.30 | 0.014 | | | | EPM3064A | 0.71 | 0.30 | 0.014 | | | | EPM3128A | 0.71 | 0.30 | 0.014 | | | | EPM3256A | 0.71 | 0.30 | 0.014 | | | | EPM3512A | 0.71 | 0.30 | 0.014 | | | The $I_{CCINT}$ calculation provides an $I_{CC}$ estimate based on typical conditions using a pattern of a 16–bit, loadable, enabled, up/down counter in each LAB with no output load. Actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figures 12 and 13 show the typical supply current versus frequency for MAX 3000A devices. Figure 12. $I_{CC}$ vs. Frequency for MAX 3000A Devices #### EPM3128A ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin–out information. Figures 14 through 18 show the package pin-out diagrams for MAX 3000A devices. Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram Package outlines not drawn to scale.