



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                           |
|---------------------------------|-----------------------------------------------------------|
| Product Status                  | Obsolete                                                  |
| Programmable Type               | In System Programmable                                    |
| Delay Time tpd(1) Max           | 4.5 ns                                                    |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                 |
| Number of Logic Elements/Blocks | 2                                                         |
| Number of Macrocells            | 32                                                        |
| Number of Gates                 | 600                                                       |
| Number of I/O                   | 34                                                        |
| Operating Temperature           | 0°C ~ 70°C (TA)                                           |
| Mounting Type                   | Surface Mount                                             |
| Package / Case                  | 44-TQFP                                                   |
| Supplier Device Package         | 44-TQFP (10x10)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3032atc44-4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX 3000A Speed Grades |    |             |    |    |     |  |  |  |
|---------------------------------|----|-------------|----|----|-----|--|--|--|
| Device                          |    | Speed Grade |    |    |     |  |  |  |
|                                 | -4 | -5          | -6 | -7 | -10 |  |  |  |
| EPM3032A                        | ✓  |             |    | ✓  | ✓   |  |  |  |
| EPM3064A                        | ✓  |             |    | ✓  | ✓   |  |  |  |
| EPM3128A                        |    | ✓           |    | ✓  | ✓   |  |  |  |
| EPM3256A                        |    |             |    | ✓  | ✓   |  |  |  |
| EPM3512A                        |    |             |    | ✓  | ✓   |  |  |  |

The MAX 3000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high–density small-scale integration (SSI), medium-scale integration (MSI), and large-scale integration (LSI) logic functions. The MAX 3000A architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 3000A devices are available in a wide range of packages, including PLCC, PQFP, and TQFP packages. See Table 3.

| Table 3. MAX 3000A Maximum User I/O Pins Note (1) |                |                |                 |                 |                 |                            |  |  |  |
|---------------------------------------------------|----------------|----------------|-----------------|-----------------|-----------------|----------------------------|--|--|--|
| Device                                            | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA |  |  |  |
| EPM3032A                                          | 34             | 34             |                 |                 |                 |                            |  |  |  |
| EPM3064A                                          | 34             | 34             | 66              |                 |                 |                            |  |  |  |
| EPM3128A                                          |                |                | 80              | 96              |                 | 98                         |  |  |  |
| EPM3256A                                          |                |                |                 | 116             | 158             | 161                        |  |  |  |
| EPM3512A                                          |                |                |                 |                 | 172             | 208                        |  |  |  |

#### Note:

(1) When the IEEE Std. 1149.1 (JTAG) interface is used for in–system programming or boundary–scan testing, four I/O pins become JTAG pins.

MAX 3000A devices use CMOS EEPROM cells to implement logic functions. The user–configurable MAX 3000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debugging cycles, and can be programmed and erased up to 100 times.

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, highly complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 3000A architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. Shareable expanders incur a small delay  $(t_{SFXP})$ . Figure 3 shows how shareable expanders can feed multiple macrocells.

Figure 3. MAX 3000A Shareable Expanders

Shareable expanders can be shared by any or all macrocells in an LAB.





Figure 6. I/O Control Block of MAX 3000A Devices

#### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

When the tri–state buffer control is connected to ground, the output is tri-stated (high impedance), and the  $\rm I/O$  pin can be used as a dedicated input. When the tri–state buffer control is connected to  $\rm V_{CC}$ , the output is enabled.

The MAX 3000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

### **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 3000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- Check ID. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 3000A Device

The time required to program a single MAX 3000A device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG} = Programming time$   $t_{PPULSE} = Sum of the fixed times to erase, program, and$ 

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 3000A device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time  $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

The programming times described in Tables 4 through 6 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 4. MAX 3000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                         |                       |                         |                       |  |  |  |  |  |
|---------------------------------------------------------------------|-------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|--|
| Device                                                              | Progra                  | mming                 | Stand-Alone             | Verification          |  |  |  |  |  |
|                                                                     | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |  |
| EPM3032A                                                            | 2.00                    | 55,000                | 0.002                   | 18,000                |  |  |  |  |  |
| EPM3064A                                                            | 2.00                    | 105,000               | 0.002                   | 35,000                |  |  |  |  |  |
| EPM3128A                                                            | 2.00                    | 205,000               | 0.002                   | 68,000                |  |  |  |  |  |
| EPM3256A                                                            | 2.00                    | 447,000               | 0.002                   | 149,000               |  |  |  |  |  |
| EPM3512A                                                            | 2.00                    | 890,000               | 0.002                   | 297,000               |  |  |  |  |  |

Tables 5 and 6 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 5. MAX 3000A In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |       |
|-------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                              |        | f <sub>TCK</sub> |       |       |         |         |         |        | Units |
|                                                                                     | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM3032A                                                                            | 2.01   | 2.01             | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S     |
| EPM3064A                                                                            | 2.01   | 2.02             | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | S     |
| EPM3128A                                                                            | 2.02   | 2.04             | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | S     |
| EPM3256A                                                                            | 2.05   | 2.09             | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | S     |
| EPM3512A                                                                            | 2.09   | 2.18             | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | s     |

| Table 6. MAX 3000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |       |
|----------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                                 |        | f <sub>TCK</sub> |       |       |         |         |         |        | Units |
|                                                                                        | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM3032A                                                                               | 0.00   | 0.01             | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S     |
| EPM3064A                                                                               | 0.01   | 0.01             | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | S     |
| EPM3128A                                                                               | 0.01   | 0.02             | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | S     |
| EPM3256A                                                                               | 0.02   | 0.03             | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S     |
| EPM3512A                                                                               | 0.03   | 0.06             | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S     |

# Programming with External Hardware

MAX 3000A devices can be programmed on Windows–based PCs with an Altera Logic Programmer card, MPU, and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text—or waveform—format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

### IEEE Std. 1149.1 (JTAG) Boundary–Scan Support

MAX 3000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1–1990. Table 7 describes the JTAG instructions supported by MAX 3000A devices. The pin-out tables found on the Altera web site (http://www.altera.com) or the *Altera Digital Library* show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 7. MAX 3000A JTAG Instructions |                                                                                                                                                                                                                                                 |  |  |  |  |  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                                     |  |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                       |  |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board–level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                           |  |  |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                     |  |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                   |  |  |  |  |  |
| USERCODE                             | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO                                                                                                           |  |  |  |  |  |
| ISP Instructions                     | These instructions are used when programming MAX 3000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster cable, or when using a Jam STAPL file, JBC file, or SVF file via an embedded processor or test equipment |  |  |  |  |  |



Figure 7 shows the timing information for the JTAG signals.

Table 10 shows the JTAG timing parameters and values for MAX 3000A devices.

| Table 1           | Table 10. JTAG Timing Parameters & Values for MAX 3000A Devices |     |     |      |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------|-----|-----|------|--|--|--|--|--|--|--|
| Symbol            | Parameter                                                       | Min | Max | Unit |  |  |  |  |  |  |  |
| t <sub>JCP</sub>  | TCK clock period                                                | 100 |     | ns   |  |  |  |  |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                                             | 50  |     | ns   |  |  |  |  |  |  |  |
| t <sub>JCL</sub>  | TCK clock low time                                              | 50  |     | ns   |  |  |  |  |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                                            | 20  |     | ns   |  |  |  |  |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                                             | 45  |     | ns   |  |  |  |  |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                                       |     | 25  | ns   |  |  |  |  |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output                        |     | 25  | ns   |  |  |  |  |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance                        |     | 25  | ns   |  |  |  |  |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                                     | 20  |     | ns   |  |  |  |  |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                                      | 45  |     | ns   |  |  |  |  |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                                 |     | 25  | ns   |  |  |  |  |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output                  |     | 25  | ns   |  |  |  |  |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance                  |     | 25  | ns   |  |  |  |  |  |  |  |

### Figure 8. MAX 3000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fastground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V devices or outputs.



### Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 1          | Table 12. MAX 3000A Device Absolute Maximum Ratings   Note (1) |                                    |      |      |      |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------|------------------------------------|------|------|------|--|--|--|--|--|--|
| Symbol           | Parameter                                                      | Conditions                         | Min  | Max  | Unit |  |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                 | With respect to ground (2)         | -0.5 | 4.6  | V    |  |  |  |  |  |  |
| VI               | DC input voltage                                               | 1                                  | -2.0 | 5.75 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                     |                                    | -25  | 25   | mA   |  |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                            | No bias                            | -65  | 150  | ° C  |  |  |  |  |  |  |
| $T_A$            | Ambient temperature                                            | Under bias                         | -65  | 135  | ° C  |  |  |  |  |  |  |
| $T_{J}$          | Junction temperature                                           | PQFP and TQFP packages, under bias |      | 135  | ° C  |  |  |  |  |  |  |

| Symbol             | Parameter                                           | Conditions            | Min  | Max               | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7               | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |
| V <sub>I</sub>     | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |
| V <sub>O</sub>     | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range      | 0    | 70                | ° C  |
|                    |                                                     | Industrial range      | -40  | 85                | ° C  |
| T <sub>J</sub>     | Junction temperature                                | Commercial range      | 0    | 90                | ° C  |
|                    |                                                     | Industrial range (11) | -40  | 105               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                       |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                       |      | 40                | ns   |

| Table 1          | Table 14. MAX 3000A Device DC Operating Conditions   Note (4)                         |                                                                  |                         |      |      |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------|------|------|--|--|--|--|--|
| Symbol           | Parameter                                                                             | Conditions                                                       | Min                     | Max  | Unit |  |  |  |  |  |
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                  | 1.7                     | 5.75 | V    |  |  |  |  |  |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                  | -0.5                    | 0.8  | V    |  |  |  |  |  |
| V <sub>OH</sub>  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$      | 2.4                     |      | V    |  |  |  |  |  |
|                  | 3.3–V high–level CMOS output voltage                                                  | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$    | V <sub>CCIO</sub> - 0.2 |      | V    |  |  |  |  |  |
|                  | 2.5-V high-level output voltage                                                       | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (5)$                  | 2.1                     |      | ٧    |  |  |  |  |  |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 2.0                     |      | V    |  |  |  |  |  |
|                  |                                                                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 1.7                     |      | ٧    |  |  |  |  |  |
| $V_{OL}$         | 3.3-V low-level TTL output voltage                                                    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i> |                         | 0.4  | V    |  |  |  |  |  |
|                  | 3.3–V low–level CMOS output voltage                                                   | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (6)$     |                         | 0.2  | V    |  |  |  |  |  |
|                  | 2.5-V low-level output voltage                                                        | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V (6)      |                         | 0.2  | V    |  |  |  |  |  |
|                  |                                                                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.4  | V    |  |  |  |  |  |
|                  |                                                                                       | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.7  | ٧    |  |  |  |  |  |
| II               | Input leakage current                                                                 | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |  |  |  |  |  |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                    | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |  |  |  |  |  |
| R <sub>ISP</sub> | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                             | 20                      | 74   | kΩ   |  |  |  |  |  |

| Table 1          | Table 15. MAX 3000A Device Capacitance   Note (9) |                                     |     |     |      |  |  |  |  |  |
|------------------|---------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                         | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                               | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high–level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low–level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 µA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample–tested only. The OE1 pin (high–voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100  $\mu$ s. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for  $-40^{\circ}$  to  $100^{\circ}$  C. For in-system programming support between  $-40^{\circ}$  and  $0^{\circ}$  C, contact Altera Applications.

Figure 9 shows the typical output drive characteristics of MAX 3000A devices.

### **Timing Model**

MAX 3000A device timing can be analyzed with the Altera software, with a variety of popular industry–standard EDA simulators and timing analyzers, or with the timing model shown in Figure 10. MAX 3000A devices have predictable internal delays that enable the designer to determine the worst–case timing of any design. The software provides timing simulation, point–to–point delay prediction, and detailed timing analysis for device–wide performance evaluation.

Figure 10. MAX 3000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin–to–pin timing delays, can be calculated as the sum of internal parameters. Figure 11 shows the timing relationship between internal and external delay parameters.

| Table 17         | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2) Note (1) |                             |           |     |     |     |     |      |    |
|------------------|----------------------------------------------------------------------|-----------------------------|-----------|-----|-----|-----|-----|------|----|
| Symbol           | Parameter                                                            | Conditions Speed Grade Unit |           |     |     |     |     | Unit |    |
|                  |                                                                      |                             | -4 -7 -10 |     |     |     |     |      |    |
|                  |                                                                      |                             | Min       | Max | Min | Max | Min | Max  |    |
| t <sub>PIA</sub> | PIA delay                                                            | (2)                         |           | 0.9 |     | 1.5 |     | 2.1  | ns |
| $t_{LPA}$        | Low-power adder                                                      | (5)                         |           | 2.5 |     | 4.0 |     | 5.0  | ns |

| Table 18          | Table 18. EPM3064A External Timing Parameters Note (1) |                       |       |       |       |       |       |      |      |
|-------------------|--------------------------------------------------------|-----------------------|-------|-------|-------|-------|-------|------|------|
| Symbol            | Parameter                                              | Conditions            |       |       | Speed | Grade |       |      | Unit |
|                   |                                                        |                       | _     | -4 -7 |       | -10   |       | 1    |      |
|                   |                                                        |                       | Min   | Max   | Min   | Max   | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non–registered output                         | C1 = 35 pF (2)        |       | 4.5   |       | 7.5   |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non–registered output                     | C1 = 35 pF <i>(2)</i> |       | 4.5   |       | 7.5   |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                                | (2)                   | 2.8   |       | 4.7   |       | 6.2   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                                 | (2)                   | 0.0   |       | 0.0   |       | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                           | C1 = 35 pF            | 1.0   | 3.1   | 1.0   | 5.1   | 1.0   | 7.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                                 |                       | 2.0   |       | 3.0   |       | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                                  |                       | 2.0   |       | 3.0   |       | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                                 | (2)                   | 1.6   |       | 2.6   |       | 3.6   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                                  | (2)                   | 0.3   |       | 0.4   |       | 0.6   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                            | C1 = 35 pF (2)        | 1.0   | 4.3   | 1.0   | 7.2   | 1.0   | 9.6  | ns   |
| t <sub>ACH</sub>  | Array clock high time                                  |                       | 2.0   |       | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                                   |                       | 2.0   |       | 3.0   |       | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset               | (3)                   | 2.0   |       | 3.0   |       | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                            | (2)                   |       | 4.5   |       | 7.4   |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                | (2), (4)              | 222.2 |       | 135.1 |       | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                             | (2)                   |       | 4.5   |       | 7.4   |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                 | (2), (4)              | 222.2 |       | 135.1 |       | 100.0 |      | MHz  |

| Table 21. EPM3128A Internal Timing Parameters (Part 2 of 2)       Note (1) |                      |            |                 |       |     |     |     |     |    |  |
|----------------------------------------------------------------------------|----------------------|------------|-----------------|-------|-----|-----|-----|-----|----|--|
| Symbol                                                                     | Parameter            | Conditions | Speed Grade Uni |       |     |     |     |     |    |  |
|                                                                            |                      |            | _               | -5 -7 |     |     |     | 10  |    |  |
|                                                                            |                      |            | Min             | Max   | Min | Max | Min | Max |    |  |
| t <sub>SU</sub>                                                            | Register setup time  |            | 1.4             |       | 2.1 |     | 2.9 |     | ns |  |
| t <sub>H</sub>                                                             | Register hold time   |            | 0.6             |       | 1.0 |     | 1.3 |     | ns |  |
| t <sub>RD</sub>                                                            | Register delay       |            |                 | 0.8   |     | 1.2 |     | 1.6 | ns |  |
| t <sub>COMB</sub>                                                          | Combinatorial delay  |            |                 | 0.5   |     | 0.9 |     | 1.3 | ns |  |
| t <sub>IC</sub>                                                            | Array clock delay    |            |                 | 1.2   |     | 1.7 |     | 2.2 | ns |  |
| t <sub>EN</sub>                                                            | Register enable time |            |                 | 0.7   |     | 1.0 |     | 1.3 | ns |  |
| t <sub>GLOB</sub>                                                          | Global control delay |            |                 | 1.1   |     | 1.6 |     | 2.0 | ns |  |
| t <sub>PRE</sub>                                                           | Register preset time |            |                 | 1.4   |     | 2.0 |     | 2.7 | ns |  |
| t <sub>CLR</sub>                                                           | Register clear time  |            |                 | 1.4   |     | 2.0 |     | 2.7 | ns |  |
| t <sub>PIA</sub>                                                           | PIA delay            | (2)        |                 | 1.4   |     | 2.0 |     | 2.6 | ns |  |
| t <sub>LPA</sub>                                                           | Low-power adder      | (5)        |                 | 4.0   |     | 4.0 |     | 5.0 | ns |  |

| Table 22. EPM3256A External Timing Parameters   Note (1) |                                          |                |     |       |       |     |      |  |
|----------------------------------------------------------|------------------------------------------|----------------|-----|-------|-------|-----|------|--|
| Symbol                                                   | Parameter                                | Conditions     |     | Speed | Grade |     | Unit |  |
|                                                          |                                          |                | =   | -7    |       | 10  |      |  |
|                                                          |                                          |                | Min | Max   | Min   | Max |      |  |
| t <sub>PD1</sub>                                         | Input to non–registered output           | C1 = 35 pF (2) |     | 7.5   |       | 10  | ns   |  |
| t <sub>PD2</sub>                                         | I/O input to non–registered output       | C1 = 35 pF (2) |     | 7.5   |       | 10  | ns   |  |
| t <sub>SU</sub>                                          | Global clock setup time                  | (2)            | 5.2 |       | 6.9   |     | ns   |  |
| t <sub>H</sub>                                           | Global clock hold time                   | (2)            | 0.0 |       | 0.0   |     | ns   |  |
| t <sub>CO1</sub>                                         | Global clock to output delay             | C1 = 35 pF     | 1.0 | 4.8   | 1.0   | 6.4 | ns   |  |
| t <sub>CH</sub>                                          | Global clock high time                   |                | 3.0 |       | 4.0   |     | ns   |  |
| t <sub>CL</sub>                                          | Global clock low time                    |                | 3.0 |       | 4.0   |     | ns   |  |
| t <sub>ASU</sub>                                         | Array clock setup time                   | (2)            | 2.7 |       | 3.6   |     | ns   |  |
| t <sub>AH</sub>                                          | Array clock hold time                    | (2)            | 0.3 |       | 0.5   |     | ns   |  |
| t <sub>ACO1</sub>                                        | Array clock to output delay              | C1 = 35 pF (2) | 1.0 | 7.3   | 1.0   | 9.7 | ns   |  |
| t <sub>ACH</sub>                                         | Array clock high time                    |                | 3.0 |       | 4.0   |     | ns   |  |
| t <sub>ACL</sub>                                         | Array clock low time                     |                | 3.0 |       | 4.0   |     | ns   |  |
| t <sub>CPPW</sub>                                        | Minimum pulse width for clear and preset | (3)            | 3.0 |       | 4.0   |     | ns   |  |

| Symbol            | Parameter                                | Conditions     |        | Speed          | Grade |      | Unit |
|-------------------|------------------------------------------|----------------|--------|----------------|-------|------|------|
|                   |                                          |                | -7 -10 |                | 10    |      |      |
|                   |                                          |                | Min    | lin Max Min Ma | Max   |      |      |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.2    |                | 0.3   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0    | 7.8            | 1.0   | 10.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0    |                | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0    |                | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0    |                | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |        | 8.6            |       | 11.5 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 116.3  |                | 87.0  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |        | 8.6            |       | 11.5 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 116.3  |                | 87.0  |      | MHz  |

| Table 25. EPM3512A Internal Timing Parameters (Part 1 of 2)Note (1) |                                                                             |            |     |       |       |        |                                         |  |  |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|-----|-------|-------|--------|-----------------------------------------|--|--|
| Symbol                                                              | Parameter                                                                   | Conditions |     | Speed | Grade |        | Max  0.9 ns 0.9 ns 3.6 ns 3.5 ns 0.5 ns |  |  |
|                                                                     |                                                                             |            |     | -7    |       | -7 -10 |                                         |  |  |
|                                                                     |                                                                             |            | Min | Max   | Min   | Max    |                                         |  |  |
| t <sub>IN</sub>                                                     | Input pad and buffer delay                                                  |            |     | 0.7   |       | 0.9    | ns                                      |  |  |
| t <sub>IO</sub>                                                     | I/O input pad and buffer delay                                              |            |     | 0.7   |       | 0.9    | ns                                      |  |  |
| t <sub>FIN</sub>                                                    | Fast input delay                                                            |            |     | 3.1   |       | 3.6    | ns                                      |  |  |
| t <sub>SEXP</sub>                                                   | Shared expander delay                                                       |            |     | 2.7   |       | 3.5    | ns                                      |  |  |
| t <sub>PEXP</sub>                                                   | Parallel expander delay                                                     |            |     | 0.4   |       | 0.5    | ns                                      |  |  |
| $t_{LAD}$                                                           | Logic array delay                                                           |            |     | 2.2   |       | 2.8    | ns                                      |  |  |
| t <sub>LAC</sub>                                                    | Logic control array delay                                                   |            |     | 1.0   |       | 1.3    | ns                                      |  |  |
| t <sub>IOE</sub>                                                    | Internal output enable delay                                                |            |     | 0.0   |       | 0.0    | ns                                      |  |  |
| t <sub>OD1</sub>                                                    | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF |     | 1.0   |       | 1.5    | ns                                      |  |  |
| t <sub>OD2</sub>                                                    | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF |     | 1.5   |       | 2.0    | ns                                      |  |  |

# Power Consumption

Supply power (P) versus frequency (f<sub>MAX</sub>, in MHz) for MAX 3000A devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{\rm IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

 $I_{CCINT} =$ 

$$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$

The parameters in the I<sub>CCINT</sub> equation are:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned

on, as reported in the Quartus II or MAX+PLUS II Report

File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

MC<sub>USED</sub> = Total number of macrocells in the design, as reported in

the RPT File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants (shown in Table 26)

| Table 26. MAX 3000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |  |
| EPM3032A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3064A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3512A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |

The  $I_{CCINT}$  calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16–bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figures 12 and 13 show the typical supply current versus frequency for MAX 3000A devices.

Figure 12.  $I_{CC}$  vs. Frequency for MAX 3000A Devices



### EPM3128A



## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin–out information.

Figures 14 through 18 show the package pin-out diagrams for MAX 3000A devices.

Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 17. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.



### Version 3.3

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 14 and "Programming Times" on page 14

### Version 3.2

The following change were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.2:

■ Updated the EPM3512 I<sub>CC</sub> versus frequency graph in Figure 13.

### Version 3.1

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.1:

- Updated timing information in Table 1 for the EPM3256A device.
- Updated *Note (10)* of Table 15.

### Version 3.0

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.0:

- Added EPM3512A device.
- Updated Tables 2 and 3.

101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_reg@altera.com

Copyright © 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services

LS. EN ISO 9001