



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 4.5 ns                                                     |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                  |
| Number of Logic Elements/Blocks | 2                                                          |
| Number of Macrocells            | 32                                                         |
| Number of Gates                 | 600                                                        |
| Number of I/O                   | 34                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-TQFP                                                    |
| Supplier Device Package         | 44-TQFP (10x10)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3032atc44-4n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ...and More Features

- PCI compatible
- Bus-friendly architecture including programmable slew-rate control
- Open–drain output option
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power–saving mode for a power reduction of over 50% in each macrocell
- Configurable expander product–term distribution, allowing up to 32 product terms per macrocell
- Programmable security bit for protection of proprietary designs
- Enhanced architectural features, including:
  - 6 or 10 pin– or logic–driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Programmable output slew–rate control
- Software design support and automatic place—and—route provided by Altera's development systems for Windows—based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with the Altera master programming unit (MPU), MasterBlaster<sup>TM</sup> communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, BitBlaster<sup>TM</sup> serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

# General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricated with advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the -4, -5, -6, -7, and -10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.

| Table 2. MAX 3000A Speed Grades |    |             |    |    |     |  |  |  |
|---------------------------------|----|-------------|----|----|-----|--|--|--|
| Device                          |    | Speed Grade |    |    |     |  |  |  |
|                                 | -4 | -5          | -6 | -7 | -10 |  |  |  |
| EPM3032A                        | ✓  |             |    | ✓  | ✓   |  |  |  |
| EPM3064A                        | ✓  |             |    | ✓  | ✓   |  |  |  |
| EPM3128A                        |    | ✓           |    | ✓  | ✓   |  |  |  |
| EPM3256A                        |    |             |    | ✓  | ✓   |  |  |  |
| EPM3512A                        |    |             |    | ✓  | ✓   |  |  |  |

The MAX 3000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high–density small-scale integration (SSI), medium-scale integration (MSI), and large-scale integration (LSI) logic functions. The MAX 3000A architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 3000A devices are available in a wide range of packages, including PLCC, PQFP, and TQFP packages. See Table 3.

| Table 3. MAX | 3000A Max      | Note (1)       | )               |                 |                 |                            |
|--------------|----------------|----------------|-----------------|-----------------|-----------------|----------------------------|
| Device       | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA |
| EPM3032A     | 34             | 34             |                 |                 |                 |                            |
| EPM3064A     | 34             | 34             | 66              |                 |                 |                            |
| EPM3128A     |                |                | 80              | 96              |                 | 98                         |
| EPM3256A     |                |                |                 | 116             | 158             | 161                        |
| EPM3512A     |                |                |                 |                 | 172             | 208                        |

#### Note:

(1) When the IEEE Std. 1149.1 (JTAG) interface is used for in–system programming or boundary–scan testing, four I/O pins become JTAG pins.

MAX 3000A devices use CMOS EEPROM cells to implement logic functions. The user–configurable MAX 3000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debugging cycles, and can be programmed and erased up to 100 times.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera development system compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms, and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower–numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest–numbered macrocell can only lend parallel expanders and the highest–numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.



Figure 6. I/O Control Block of MAX 3000A Devices

#### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

When the tri–state buffer control is connected to ground, the output is tri-stated (high impedance), and the  $\rm I/O$  pin can be used as a dedicated input. When the tri–state buffer control is connected to  $\rm V_{CC}$ , the output is enabled.

The MAX 3000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability

MAX 3000A devices can be programmed in–system via an industry–standard four–pin IEEE Std. 1149.1-1990 (JTAG) interface. In-system programmability (ISP) offers quick, efficient iterations during design development and debugging cycles. The MAX 3000A architecture internally generates the high programming voltages required to program its EEPROM cells, allowing in–system programming with only a single 3.3–V power supply. During in–system programming, the I/O pins are tri–stated and weakly pulled–up to eliminate board conflicts. The pull–up value is nominally 50 k $\Omega$ 

MAX 3000A devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that ensures safe operation when in–system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board (PCB) with standard pick—and—place equipment before they are programmed. MAX 3000A devices can be programmed by downloading the information via in–circuit testers, embedded processors, the MasterBlaster communications cable, the ByteBlasterMV parallel port download cable, and the BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high—pin—count packages (e.g., QFP packages) due to device handling. MAX 3000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

The Jam STAPL programming and test language can be used to program MAX 3000A devices with in–circuit testers, PCs, or embedded processors.



For more information on using the Jam STAPL programming and test language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor), *Application Note 122* (Using Jam STAPL for ISP & ICR via an Embedded Processor) and AN 111 (Embedded Programming Using the 8051 and Jam Byte-Code).

The ISP circuitry in MAX 3000A devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

#### **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 3000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- Check ID. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary–scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary–Scan Register Length |                               |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                           | Boundary–Scan Register Length |  |  |  |  |  |
| EPM3032A                                         | 96                            |  |  |  |  |  |
| EPM3064A                                         | 192                           |  |  |  |  |  |
| EPM3128A                                         | 288                           |  |  |  |  |  |
| EPM3256A                                         | 480                           |  |  |  |  |  |
| EPM3512A                                         | 624                           |  |  |  |  |  |

| Table 9. 32-Bit MAX 3000A Device IDCODE Value Note (1) |                     |                                                            |             |   |  |  |  |  |  |
|--------------------------------------------------------|---------------------|------------------------------------------------------------|-------------|---|--|--|--|--|--|
| Device                                                 |                     | IDCODE (32 I                                               | oits)       |   |  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Part Number (16 Bits) Manufacturer's Identity (11 Bits) (2 |             |   |  |  |  |  |  |
| EPM3032A                                               | 0001                | 0111 0000 0011 0010                                        | 00001101110 | 1 |  |  |  |  |  |
| EPM3064A                                               | 0001                | 0111 0000 0110 0100                                        | 00001101110 | 1 |  |  |  |  |  |
| EPM3128A                                               | 0001                | 0111 0001 0010 1000                                        | 00001101110 | 1 |  |  |  |  |  |
| EPM3256A                                               | 0001                | 0111 0010 0101 0110                                        | 00001101110 | 1 |  |  |  |  |  |
| EPM3512A                                               | 0001                | 0111 0101 0001 0010                                        | 00001101110 | 1 |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.

#### **Open-Drain Output Option**

MAX 3000A devices provide an optional open–drain (equivalent to open-collector) output for each I/O pin. This open–drain output enables the device to provide system–level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired–OR plane.

Open-drain output pins on MAX 3000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{\rm IH}$ . When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting CMOS requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor

#### Slew-Rate Control

The output buffer for each MAX 3000A I/O pin has an adjustable output slew rate that can be configured for low–noise or high–speed performance. A faster slew rate provides high–speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low–noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin–by–pin basis. The slew rate control affects both the rising and falling edges of the output signal.

## **Design Security**

All MAX 3000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

## **Generic Testing**

MAX 3000A devices are fully tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 8. Test patterns can be used and then erased during early stages of the production flow.

| Symbol             | Parameter                                           | Conditions            | Min  | Max               | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7               | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |
| V <sub>I</sub>     | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |
| V <sub>O</sub>     | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range      | 0    | 70                | ° C  |
|                    |                                                     | Industrial range      | -40  | 85                | ° C  |
| T <sub>J</sub>     | Junction temperature                                | Commercial range      | 0    | 90                | ° C  |
|                    |                                                     | Industrial range (11) | -40  | 105               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                       |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                       |      | 40                | ns   |

| Table 1          | 4. MAX 3000A Device DC Opera                                                          | ating Conditions Note (4)                                        |                         |      |      |
|------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------|------|------|
| Symbol           | Parameter                                                                             | Conditions                                                       | Min                     | Max  | Unit |
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                  | 1.7                     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                  | -0.5                    | 0.8  | V    |
| V <sub>OH</sub>  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$      | 2.4                     |      | V    |
|                  | 3.3–V high–level CMOS output voltage                                                  | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$    | V <sub>CCIO</sub> - 0.2 |      | V    |
|                  | 2.5-V high-level output voltage                                                       | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (5)$                  | 2.1                     |      | ٧    |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 2.0                     |      | V    |
|                  |                                                                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 1.7                     |      | V    |
| $V_{OL}$         | 3.3-V low-level TTL output voltage                                                    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i> |                         | 0.4  | V    |
|                  | 3.3–V low–level CMOS output voltage                                                   | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (6)$     |                         | 0.2  | V    |
|                  | 2.5-V low-level output voltage                                                        | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V (6)      |                         | 0.2  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.4  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.7  | ٧    |
| II               | Input leakage current                                                                 | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                    | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |
| R <sub>ISP</sub> | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                             | 20                      | 74   | kΩ   |

| Table 1          | Table 15. MAX 3000A Device Capacitance Note (9) |                                     |  |   |    |  |  |  |  |
|------------------|-------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|
| Symbol           | Parameter                                       | Parameter Conditions Min Max Unit   |  |   |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high–level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low–level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 µA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample–tested only. The OE1 pin (high–voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100  $\mu$ s. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for  $-40^{\circ}$  to  $100^{\circ}$  C. For in-system programming support between  $-40^{\circ}$  and  $0^{\circ}$  C, contact Altera Applications.

Figure 9 shows the typical output drive characteristics of MAX 3000A devices.

 $V_{CCINT} = 3.3 V$ 

V<sub>CCIO</sub> = 2.5 V

Temperature = 25 °C

150  $I_{OL}$ 100 Typical I<sub>O</sub>  $V_{CCINT} = 3.3 V$ Output  $V_{CCIO} = 3.3 V$ Current (mA) Temperature = 25 °C 50  $I_{OH}$ 2 V<sub>O</sub> Output Voltage (V) 2.5 V 150  $I_{OL}$ 

Figure 9. Output Drive Characteristics of MAX 3000A Devices

3.3 V

# Power Sequencing & Hot-Socketing

Because MAX 3000A devices can be used in a mixed–voltage environment, they have been designed specifically to tolerate any possible power–up sequence. The  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  power planes can be powered in any order.

V<sub>O</sub> Output Voltage (V)

Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user.

Altera Corporation 25

100

50

Typical I<sub>O</sub>

Current (mA)

Output

| Table 17         | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2) Note (1) |                             |     |       |     |     |     |      |    |
|------------------|----------------------------------------------------------------------|-----------------------------|-----|-------|-----|-----|-----|------|----|
| Symbol           | Parameter                                                            | Conditions Speed Grade Unit |     |       |     |     |     | Unit |    |
|                  |                                                                      |                             | _   | -4 -7 |     | 7   | -10 |      |    |
|                  |                                                                      |                             | Min | Max   | Min | Max | Min | Max  |    |
| t <sub>PIA</sub> | PIA delay                                                            | (2)                         |     | 0.9   |     | 1.5 |     | 2.1  | ns |
| $t_{LPA}$        | Low-power adder                                                      | (5)                         |     | 2.5   |     | 4.0 |     | 5.0  | ns |

| Table 18          | 3. EPM3064A External Timin               | g Parameters          | Note ( | 1)          |       |     |       |      |      |
|-------------------|------------------------------------------|-----------------------|--------|-------------|-------|-----|-------|------|------|
| Symbol            | Parameter                                | Conditions            |        | Speed Grade |       |     |       |      | Unit |
|                   |                                          | -4                    |        | 4           | -7    |     | -10   |      |      |
|                   |                                          |                       | Min    | Max         | Min   | Max | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non–registered output           | C1 = 35 pF (2)        |        | 4.5         |       | 7.5 |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF <i>(2)</i> |        | 4.5         |       | 7.5 |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)                   | 2.8    |             | 4.7   |     | 6.2   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)                   | 0.0    |             | 0.0   |     | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF            | 1.0    | 3.1         | 1.0   | 5.1 | 1.0   | 7.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                       | 2.0    |             | 3.0   |     | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                       | 2.0    |             | 3.0   |     | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)                   | 1.6    |             | 2.6   |     | 3.6   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)                   | 0.3    |             | 0.4   |     | 0.6   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2)        | 1.0    | 4.3         | 1.0   | 7.2 | 1.0   | 9.6  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                       | 2.0    |             | 3.0   |     | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                       | 2.0    |             | 3.0   |     | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                   | 2.0    |             | 3.0   |     | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)                   |        | 4.5         |       | 7.4 |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)              | 222.2  |             | 135.1 |     | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)                   |        | 4.5         |       | 7.4 |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)              | 222.2  |             | 135.1 |     | 100.0 |      | MHz  |

| Table 19         | Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2) Note (1) |            |     |             |     |     |     |     |    |
|------------------|----------------------------------------------------------------------|------------|-----|-------------|-----|-----|-----|-----|----|
| Symbol           | Parameter                                                            | Conditions |     | Speed Grade |     |     |     |     |    |
|                  |                                                                      |            | _   | -4          |     | -7  |     | -10 |    |
|                  |                                                                      |            | Min | Max         | Min | Max | Min | Max |    |
| t <sub>CLR</sub> | Register clear time                                                  |            |     | 1.3         |     | 2.1 |     | 2.9 | ns |
| $t_{PIA}$        | PIA delay                                                            | (2)        |     | 1.0         |     | 1.7 |     | 2.3 | ns |
| $t_{LPA}$        | Low-power adder                                                      | (5)        |     | 3.5         |     | 4.0 |     | 5.0 | ns |

| Table 2           | D. EPM3128A External 1                   | iming Param       | eters | Note (1)  |       |       |      |      |      |
|-------------------|------------------------------------------|-------------------|-------|-----------|-------|-------|------|------|------|
| Symbol            | Parameter                                | Conditions        |       |           | Speed | Grade |      |      | Unit |
|                   |                                          |                   | -     | -5 -7 -10 |       |       | 10   |      |      |
|                   |                                          |                   | Min   | Max       | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non–<br>registered output       | C1 = 35 pF<br>(2) |       | 5.0       |       | 7.5   |      | 10   | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 5.0       |       | 7.5   |      | 10   | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 3.3   |           | 4.9   |       | 6.6  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |           | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.4       | 1.0   | 5.0   | 1.0  | 6.6  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |           | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |           | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.8   |           | 2.8   |       | 3.8  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.2   |           | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.9       | 1.0   | 7.1   | 1.0  | 9.4  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |           | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |           | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |           | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 5.2       |       | 7.7   |      | 10.2 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 192.3 |           | 129.9 |       | 98.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 5.2       |       | 7.7   |      | 10.2 | ns   |

| Table 20          | Table 20. EPM3128A External Timing Parameters Note (1) |            |                  |       |       |     |      |     |      |
|-------------------|--------------------------------------------------------|------------|------------------|-------|-------|-----|------|-----|------|
| Symbol            | Parameter                                              | Conditions | Speed Grade Unit |       |       |     |      |     | Unit |
|                   |                                                        |            | -                | -5 -7 |       |     | -1   | 10  |      |
|                   |                                                        |            | Min              | Max   | Min   | Max | Min  | Max |      |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                 | (2), (4)   | 192.3            |       | 129.9 |     | 98.0 |     | MHz  |

| Table 2           | Table 21. EPM3128A Internal Timing Parameters (Part 1 of 2) Note (1)                      |            |     |       |       |       |     |      |      |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-------|-------|-------|-----|------|------|
| Symbol            | Parameter                                                                                 | Conditions |     |       | Speed | Grade |     |      | Unit |
|                   |                                                                                           |            | _   | -5 -7 |       | -7 -  |     | 10   |      |
|                   |                                                                                           |            | Min | Max   | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.7   |       | 1.0   |     | 1.4  | ns   |
| $t_{IO}$          | I/O input pad and buffer delay                                                            |            |     | 0.7   |       | 1.0   |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 2.0   |       | 2.9   |     | 3.8  | ns   |
| $t_{PEXP}$        | Parallel expander delay                                                                   |            |     | 0.4   |       | 0.7   |     | 0.9  | ns   |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 1.6   |       | 2.4   |     | 3.1  | ns   |
| $t_{LAC}$         | Logic control array delay                                                                 |            |     | 0.7   |       | 1.0   |     | 1.3  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0   |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |     | 0.8   |       | 1.2   |     | 1.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF |     | 1.3   |       | 1.7   |     | 2.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.8   |       | 6.2   |     | 6.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF |     | 4.0   |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF |     | 4.5   |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 9.0   |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF  |     | 4.0   |       | 4.0   |     | 5.0  | ns   |

| Symbol            | Parameter                               | Conditions |       | Speed | Grade |      | Unit |
|-------------------|-----------------------------------------|------------|-------|-------|-------|------|------|
|                   |                                         |            | -7    |       | -10   |      | 1    |
|                   |                                         |            | Min   | Max   | Min   | Max  | х    |
| t <sub>CNT</sub>  | Minimum global clock period             | (2)        |       | 7.9   |       | 10.5 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency | (2), (4)   | 126.6 |       | 95.2  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period              | (2)        |       | 7.9   |       | 10.5 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency  | (2), (4)   | 126.6 |       | 95.2  |      | MHz  |

| Symbol            | Parameter                                                                                 | Conditions |     | Speed Grade |     |     |    |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-------------|-----|-----|----|
|                   |                                                                                           |            | -7  |             | -10 |     |    |
|                   |                                                                                           |            | Min | Max         | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.9         |     | 1.2 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.9         |     | 1.2 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 2.8         |     | 3.7 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.5         |     | 0.6 | ns |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 2.2         |     | 2.8 | ns |
| $t_{LAC}$         | Logic control array delay                                                                 |            |     | 1.0         |     | 1.3 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0         |     | 0.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V               | C1 = 35 pF |     | 1.2         |     | 1.6 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V               | C1 = 35 pF |     | 1.7         |     | 2.1 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 6.2         |     | 6.6 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V                | C1 = 35 pF |     | 4.0         |     | 5.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V                | C1 = 35 pF |     | 4.5         |     | 5.5 | ns |

| Symbol            | Parameter                                | Conditions     |       |     | Unit |      |     |
|-------------------|------------------------------------------|----------------|-------|-----|------|------|-----|
|                   |                                          |                | -7    |     |      | -10  |     |
|                   |                                          |                | Min   | Max | Min  | Max  |     |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.2   |     | 0.3  |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0   | 7.8 | 1.0  | 10.4 | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |     | 4.0  |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |     | 4.0  |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0   |     | 4.0  |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |       | 8.6 |      | 11.5 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 116.3 |     | 87.0 |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |       | 8.6 |      | 11.5 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 116.3 |     | 87.0 |      | MHz |

| Table 25. EPM3512A Internal Timing Parameters (Part 1 of 2) Note (1) |                                                                             |            |     |      |     |     |    |  |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|-----|------|-----|-----|----|--|
| Symbol                                                               | Parameter                                                                   | Conditions |     | Unit |     |     |    |  |
|                                                                      |                                                                             |            |     | -7   |     | -10 |    |  |
|                                                                      |                                                                             |            | Min | Max  | Min | Max |    |  |
| t <sub>IN</sub>                                                      | Input pad and buffer delay                                                  |            |     | 0.7  |     | 0.9 | ns |  |
| t <sub>IO</sub>                                                      | I/O input pad and buffer delay                                              |            |     | 0.7  |     | 0.9 | ns |  |
| t <sub>FIN</sub>                                                     | Fast input delay                                                            |            |     | 3.1  |     | 3.6 | ns |  |
| t <sub>SEXP</sub>                                                    | Shared expander delay                                                       |            |     | 2.7  |     | 3.5 | ns |  |
| t <sub>PEXP</sub>                                                    | Parallel expander delay                                                     |            |     | 0.4  |     | 0.5 | ns |  |
| $t_{LAD}$                                                            | Logic array delay                                                           |            |     | 2.2  |     | 2.8 | ns |  |
| t <sub>LAC</sub>                                                     | Logic control array delay                                                   |            |     | 1.0  |     | 1.3 | ns |  |
| t <sub>IOE</sub>                                                     | Internal output enable delay                                                |            |     | 0.0  |     | 0.0 | ns |  |
| t <sub>OD1</sub>                                                     | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF |     | 1.0  |     | 1.5 | ns |  |
| t <sub>OD2</sub>                                                     | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF |     | 1.5  |     | 2.0 | ns |  |

# Power Consumption

Supply power (P) versus frequency (f<sub>MAX</sub>, in MHz) for MAX 3000A devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{\rm IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

 $I_{CCINT} =$ 

$$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$

The parameters in the I<sub>CCINT</sub> equation are:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned

on, as reported in the Quartus II or MAX+PLUS II Report

File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

MC<sub>USED</sub> = Total number of macrocells in the design, as reported in

the RPT File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants (shown in Table 26)

| Table 26. MAX 3000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |
| EPM3032A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3064A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3512A                                               | 0.71 | 0.30 | 0.014 |  |  |  |

The  $I_{CCINT}$  calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16–bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figures 12 and 13 show the typical supply current versus frequency for MAX 3000A devices.

Figure 13.  $I_{CC}$  vs. Frequency for MAX 3000A Devices





Figure 15. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 16. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 17. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

