



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 10 ns                                                      |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                  |
| Number of Logic Elements/Blocks | 2                                                          |
| Number of Macrocells            | 32                                                         |
| Number of Gates                 | 600                                                        |
| Number of I/O                   | 34                                                         |
| Operating Temperature           | -40°C ~ 85°C (TA)                                          |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-TQFP                                                    |
| Supplier Device Package         | 44-TQFP (10x10)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3032ati44-10 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## ...and More Features

- PCI compatible
- Bus-friendly architecture including programmable slew-rate control
- Open–drain output option
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power–saving mode for a power reduction of over 50% in each macrocell
- Configurable expander product–term distribution, allowing up to 32 product terms per macrocell
- Programmable security bit for protection of proprietary designs
- Enhanced architectural features, including:
  - 6 or 10 pin– or logic–driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Programmable output slew–rate control
- Software design support and automatic place—and—route provided by Altera's development systems for Windows—based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with the Altera master programming unit (MPU), MasterBlaster<sup>TM</sup> communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, BitBlaster<sup>TM</sup> serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

# General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricated with advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the -4, -5, -6, -7, and -10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.



Figure 1. MAX 3000A Device Block Diagram

#### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

## **Logic Array Blocks**

The MAX 3000A device architecture is based on the linking of high–performance LABs. LABs consist of 16–macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development system software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal mode, which achieves the fastest clock–to–output performance.
- Global clock signal enabled by an active—high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock—to—output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 3000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the two global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product–term select matrix allocates product terms to control these operations. Although the product–term–driven preset and clear from the register are active high, active–low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active–low dedicated global clear pin (GCLRn).

All registers are cleared upon power-up. By default, all registered outputs drive low when the device is powered up. You can set the registered outputs to drive high upon power-up through the Quartus<sup>®</sup> II software. Quartus II software uses the NOT Gate Push-Back method, which uses an additional macrocell to set the output high. To set this in the Quartus II software, go to the Assignment Editor and set the **Power-Up Level** assignment for the register to **High**.

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, highly complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 3000A architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

#### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. Shareable expanders incur a small delay  $(t_{SFXP})$ . Figure 3 shows how shareable expanders can feed multiple macrocells.

Shareable expanders can be shared by any or all macrocells in an LAB.

Figure 3. MAX 3000A Shareable Expanders



#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera development system compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms, and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower–numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest–numbered macrocell can only lend parallel expanders and the highest–numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

### **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 3000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- Check ID. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.



Figure 7 shows the timing information for the JTAG signals.

Table 10 shows the JTAG timing parameters and values for MAX 3000A devices.

| Symbol            | Parameter                                      | Min | Max | Unit |
|-------------------|------------------------------------------------|-----|-----|------|
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |     | 25  | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 25  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 25  | ns   |

## Programmable Speed/Power Control

MAX 3000A devices offer a power–saving mode that supports low-power operation across user–defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 3000A device for either high–speed or low–power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACI}$ ,  $t_{EN}$ ,  $t_{CPPW}$  and  $t_{SEXP}$  parameters.

## Output Configuration

MAX 3000A device outputs can be programmed to meet a variety of system–level requirements.

#### MultiVolt I/O Interface

The MAX 3000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 3000A devices to connect to systems with differing supply voltages. MAX 3000A devices in all packages can be set for 2.5–V, 3.3–V, or 5.0–V I/O pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3–V or 2.5–V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5–V power supply, the output levels are compatible with 2.5–V systems. When the VCCIO pins are connected to a 3.3–V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0–V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5–V, 3.3–V, or 5.0–V signals.

| 1 | able I | 1 summarizes | the MA | X 3000A | Multi V | olt I/C | ) supp | ort. |
|---|--------|--------------|--------|---------|---------|---------|--------|------|
|---|--------|--------------|--------|---------|---------|---------|--------|------|

| Table 11. MAX 3000A MultiVolt I/O Support |          |            |          |                   |     |     |  |  |  |
|-------------------------------------------|----------|------------|----------|-------------------|-----|-----|--|--|--|
| V <sub>CCIO</sub> Voltage                 | Inp      | out Signal | (V)      | Output Signal (V) |     |     |  |  |  |
|                                           | 2.5      | 3.3        | 5.0      | 2.5               | 3.3 | 5.0 |  |  |  |
| 2.5                                       | <b>✓</b> | <b>✓</b>   | <b>✓</b> | <b>✓</b>          |     |     |  |  |  |
| 3.3                                       | ✓        | ✓          | ✓        | ✓                 | ✓   | ✓   |  |  |  |

#### Note:

(1) When  $V_{\rm CCIO}$  is 3.3 V, a MAX 3000A device can drive a 2.5–V device that has 3.3–V tolerant inputs.

#### Figure 8. MAX 3000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fastground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 1          | Table 12. MAX 3000A Device Absolute Maximum Ratings Note (1) |                                    |      |      |      |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------|------------------------------------|------|------|------|--|--|--|--|--|--|
| Symbol           | Parameter                                                    | Conditions                         | Min  | Max  | Unit |  |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                               | With respect to ground (2)         | -0.5 | 4.6  | V    |  |  |  |  |  |  |
| VI               | DC input voltage                                             |                                    | -2.0 | 5.75 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                   |                                    | -25  | 25   | mA   |  |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                          | No bias                            | -65  | 150  | ° C  |  |  |  |  |  |  |
| T <sub>A</sub>   | Ambient temperature                                          | Under bias                         | -65  | 135  | ° C  |  |  |  |  |  |  |
| $T_{J}$          | Junction temperature                                         | PQFP and TQFP packages, under bias |      | 135  | ° C  |  |  |  |  |  |  |

| Symbol             | Parameter                                           | Conditions            | Min  | Max               | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |
| -                  | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7               | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |
| V <sub>I</sub>     | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |
| V <sub>O</sub>     | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range      | 0    | 70                | ° C  |
|                    |                                                     | Industrial range      | -40  | 85                | ° C  |
| T <sub>J</sub>     | Junction temperature                                | Commercial range      | 0    | 90                | ° C  |
|                    |                                                     | Industrial range (11) | -40  | 105               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                       |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                       |      | 40                | ns   |

| Table 1          | 4. MAX 3000A Device DC Opera                                                          | ating Conditions Note (4)                                          |                         |      |      |
|------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------|------|------|
| Symbol           | Parameter                                                                             | Conditions                                                         | Min                     | Max  | Unit |
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                    | 1.7                     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                    | -0.5                    | 0.8  | V    |
| V <sub>OH</sub>  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$        | 2.4                     |      | V    |
|                  | 3.3–V high–level CMOS output voltage                                                  | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$      | V <sub>CCIO</sub> - 0.2 |      | V    |
|                  | 2.5-V high-level output voltage                                                       | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (5)$                    | 2.1                     |      | ٧    |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$        | 2.0                     |      | V    |
|                  |                                                                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$        | 1.7                     |      | V    |
| $V_{OL}$         | 3.3-V low-level TTL output voltage                                                    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i>   |                         | 0.4  | V    |
|                  | 3.3–V low–level CMOS output voltage                                                   | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (6)$       |                         | 0.2  | V    |
|                  | 2.5-V low-level output voltage                                                        | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V <i>(6)</i> |                         | 0.2  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (6)          |                         | 0.4  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (6)          |                         | 0.7  | ٧    |
| II               | Input leakage current                                                                 | V <sub>I</sub> = -0.5 to 5.5 V (7)                                 | -10                     | 10   | μА   |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                    | V <sub>I</sub> = -0.5 to 5.5 V (7)                                 | -10                     | 10   | μА   |
| R <sub>ISP</sub> | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                               | 20                      | 74   | kΩ   |

| Table 1          | Table 15. MAX 3000A Device Capacitance Note (9) |                                     |  |   |    |  |  |  |  |  |
|------------------|-------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|--|
| Symbol           | Parameter Conditions Min Max                    |                                     |  |   |    |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high–level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low–level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 µA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample–tested only. The OE1 pin (high–voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100  $\mu$ s. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for  $-40^{\circ}$  to  $100^{\circ}$  C. For in-system programming support between  $-40^{\circ}$  and  $0^{\circ}$  C, contact Altera Applications.

Figure 9 shows the typical output drive characteristics of MAX 3000A devices.

Tables 16 through 23 show EPM3032A, EPM3064A, EPM3128A, EPM3256A, and EPM3512A timing information.

|                   | 6. EPM3032A External 1                   | <u> </u>          |       | Note (1) |       | •         |       |     | T    |
|-------------------|------------------------------------------|-------------------|-------|----------|-------|-----------|-------|-----|------|
| Symbol            | Parameter                                | Conditions        |       |          | Speed | Grade     | 1     |     | Unit |
|                   |                                          |                   | _     | 4        | _     | <b>-7</b> |       | -10 |      |
|                   |                                          |                   | Min   | Max      | Min   | Max       | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5       |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5       |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 2.9   |          | 4.7   |           | 6.3   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |          | 0.0   |           | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.0      | 1.0   | 5.0       | 1.0   | 6.7 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |          | 3.0   |           | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |          | 3.0   |           | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.6   |          | 2.5   |           | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.3   |          | 0.5   |           | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.3      | 1.0   | 7.2       | 1.0   | 9.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |          | 3.0   |           | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |          | 3.0   |           | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |          | 3.0   |           | 4.0   |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 4.4      |       | 7.2       |       | 9.7 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 227.3 |          | 138.9 |           | 103.1 |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 4.4      |       | 7.2       |       | 9.7 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 227.3 |          | 138.9 |           | 103.1 |     | MHz  |

| Symbol            | Parameter                                                                                     | Conditions |     |     | Speed | Grade |     |      | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                               |            | _   | 4   | _     | -7    | _   | 10   |      |
|                   |                                                                                               |            | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                    |            |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                                |            |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                         |            |     | 1.9 |       | 3.1   |     | 4.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                       |            |     | 0.5 |       | 0.8   |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                                                                             |            |     | 1.5 |       | 2.5   |     | 3.3  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                     |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                  |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V             | C1 = 35 pF |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                  | C1 = 35 pF |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                   | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                   | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V      | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                                   | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                           |            | 1.3 |     | 2.0   |       | 2.8 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                            |            | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| $t_{RD}$          | Register delay                                                                                |            |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                           |            |     | 0.6 |       | 1.0   |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                             |            |     | 1.2 |       | 2.0   |     | 2.5  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                          |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                          |            |     | 0.8 |       | 1.3   |     | 1.9  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                          |            |     | 1.2 |       | 1.9   |     | 2.6  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                           |            |     | 1.2 |       | 1.9   |     | 2.6  | ns   |

| Symbol            | Parameter                                                                                 | Conditions |     |     | Speed | Grade |     |      | Unit |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                           |            | _   | 4   | _     | -7    | _   | 10   |      |
|                   |                                                                                           |            | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 1.8 |       | 3.0   |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.4 |       | 0.7   |     | 0.9  | ns   |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 1.5 |       | 2.5   |     | 3.2  | ns   |
| $t_{LAC}$         | Logic control array delay                                                                 |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V               | C1 = 35 pF |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$               | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| $t_{SU}$          | Register setup time                                                                       |            | 1.3 |     | 2.0   |       | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |            | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| $t_{RD}$          | Register delay                                                                            |            |     | 0.7 |       | 1.2   |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |            |     | 0.6 |       | 0.9   |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |            |     | 1.2 |       | 1.9   |     | 2.5  | ns   |
| $t_{EN}$          | Register enable time                                                                      |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |            |     | 1.0 |       | 1.5   |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |            |     | 1.3 |       | 2.1   |     | 2.9  | ns   |

| Table 20          | Table 20. EPM3128A External Timing Parameters Note (1) |            |       |                       |       |       |      |     |      |  |
|-------------------|--------------------------------------------------------|------------|-------|-----------------------|-------|-------|------|-----|------|--|
| Symbol            | Parameter                                              | Conditions |       |                       | Speed | Grade |      |     | Unit |  |
|                   |                                                        |            | -     | <b>-</b> 5 <b>-</b> 7 |       | -10   |      |     |      |  |
|                   |                                                        |            | Min   | Max                   | Min   | Max   | Min  | Max |      |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                 | (2), (4)   | 192.3 |                       | 129.9 |       | 98.0 |     | MHz  |  |

| Table 21. EPM3128A Internal Timing Parameters (Part 1 of 2) Note (1) |                                                                                           |            |               |       |     |     |     |      |      |
|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------|---------------|-------|-----|-----|-----|------|------|
| Symbol                                                               | Parameter                                                                                 | Conditions | s Speed Grade |       |     |     |     |      | Unit |
|                                                                      |                                                                                           |            | _             | -5 -7 |     | -10 |     |      |      |
|                                                                      |                                                                                           |            | Min           | Max   | Min | Max | Min | Max  |      |
| t <sub>IN</sub>                                                      | Input pad and buffer delay                                                                |            |               | 0.7   |     | 1.0 |     | 1.4  | ns   |
| $t_{IO}$                                                             | I/O input pad and buffer delay                                                            |            |               | 0.7   |     | 1.0 |     | 1.4  | ns   |
| t <sub>SEXP</sub>                                                    | Shared expander delay                                                                     |            |               | 2.0   |     | 2.9 |     | 3.8  | ns   |
| $t_{PEXP}$                                                           | Parallel expander delay                                                                   |            |               | 0.4   |     | 0.7 |     | 0.9  | ns   |
| $t_{LAD}$                                                            | Logic array delay                                                                         |            |               | 1.6   |     | 2.4 |     | 3.1  | ns   |
| $t_{LAC}$                                                            | Logic control array delay                                                                 |            |               | 0.7   |     | 1.0 |     | 1.3  | ns   |
| t <sub>IOE</sub>                                                     | Internal output enable delay                                                              |            |               | 0.0   |     | 0.0 |     | 0.0  | ns   |
| t <sub>OD1</sub>                                                     | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |               | 0.8   |     | 1.2 |     | 1.6  | ns   |
| t <sub>OD2</sub>                                                     | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF |               | 1.3   |     | 1.7 |     | 2.1  | ns   |
| t <sub>OD3</sub>                                                     | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |               | 5.8   |     | 6.2 |     | 6.6  | ns   |
| t <sub>ZX1</sub>                                                     | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF |               | 4.0   |     | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>                                                     | Output buffer enable delay,<br>slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF |               | 4.5   |     | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>                                                     | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |               | 9.0   |     | 9.0 |     | 10.0 | ns   |
| $t_{XZ}$                                                             | Output buffer disable delay                                                               | C1 = 5 pF  |               | 4.0   |     | 4.0 |     | 5.0  | ns   |

| Symbol            | Parameter                                | Conditions     |       | Unit |      |      |     |
|-------------------|------------------------------------------|----------------|-------|------|------|------|-----|
|                   |                                          |                | -7    |      | -10  |      | 1   |
|                   |                                          |                | Min   | Max  | Min  | Max  | 1   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.2   |      | 0.3  |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0   | 7.8  | 1.0  | 10.4 | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |      | 4.0  |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |      | 4.0  |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0   |      | 4.0  |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |       | 8.6  |      | 11.5 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 116.3 |      | 87.0 |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |       | 8.6  |      | 11.5 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 116.3 |      | 87.0 |      | MHz |

| Table 25. EPM3512A Internal Timing Parameters (Part 1 of 2)   Note (1) |                                                                             |            |     |      |     |     |    |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|-----|------|-----|-----|----|
| Symbol                                                                 | Parameter                                                                   | Conditions |     | Unit |     |     |    |
|                                                                        |                                                                             |            | -7  |      | -10 |     |    |
|                                                                        |                                                                             |            | Min | Max  | Min | Max |    |
| t <sub>IN</sub>                                                        | Input pad and buffer delay                                                  |            |     | 0.7  |     | 0.9 | ns |
| t <sub>IO</sub>                                                        | I/O input pad and buffer delay                                              |            |     | 0.7  |     | 0.9 | ns |
| t <sub>FIN</sub>                                                       | Fast input delay                                                            |            |     | 3.1  |     | 3.6 | ns |
| t <sub>SEXP</sub>                                                      | Shared expander delay                                                       |            |     | 2.7  |     | 3.5 | ns |
| t <sub>PEXP</sub>                                                      | Parallel expander delay                                                     |            |     | 0.4  |     | 0.5 | ns |
| $t_{LAD}$                                                              | Logic array delay                                                           |            |     | 2.2  |     | 2.8 | ns |
| t <sub>LAC</sub>                                                       | Logic control array delay                                                   |            |     | 1.0  |     | 1.3 | ns |
| t <sub>IOE</sub>                                                       | Internal output enable delay                                                |            |     | 0.0  |     | 0.0 | ns |
| t <sub>OD1</sub>                                                       | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF |     | 1.0  |     | 1.5 | ns |
| t <sub>OD2</sub>                                                       | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF |     | 1.5  |     | 2.0 | ns |

# Power Consumption

Supply power (P) versus frequency (f<sub>MAX</sub>, in MHz) for MAX 3000A devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{\rm IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

 $I_{CCINT} =$ 

$$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$

The parameters in the I<sub>CCINT</sub> equation are:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned

on, as reported in the Quartus II or MAX+PLUS II Report

File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

MC<sub>USED</sub> = Total number of macrocells in the design, as reported in

the RPT File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants (shown in Table 26)

| Table 26. MAX 3000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |
| EPM3032A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3064A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3512A                                               | 0.71 | 0.30 | 0.014 |  |  |  |

The  $I_{CCINT}$  calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16–bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figures 12 and 13 show the typical supply current versus frequency for MAX 3000A devices.

Figure 12.  $I_{CC}$  vs. Frequency for MAX 3000A Devices



#### EPM3128A



Figure 13.  $I_{CC}$  vs. Frequency for MAX 3000A Devices





#### Version 3.3

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 14 and "Programming Times" on page 14

#### Version 3.2

The following change were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.2:

■ Updated the EPM3512 I<sub>CC</sub> versus frequency graph in Figure 13.

#### Version 3.1

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.1:

- Updated timing information in Table 1 for the EPM3256A device.
- Updated *Note (10)* of Table 15.

#### Version 3.0

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.0:

- Added EPM3512A device.
- Updated Tables 2 and 3.

101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_reg@altera.com

Copyright © 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services

LS. EN ISO 9001