# Intel - EPM3064ATI44-10 Datasheet





Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 10 ns                                                      |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                  |
| Number of Logic Elements/Blocks | 4                                                          |
| Number of Macrocells            | 64                                                         |
| Number of Gates                 | 1250                                                       |
| Number of I/O                   | 34                                                         |
| Operating Temperature           | -40°C ~ 85°C (TA)                                          |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-TQFP                                                    |
| Supplier Device Package         | 44-TQFP (10x10)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3064ati44-10 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Macrocells

MAX 3000A macrocells can be individually configured for either sequential or combinatorial logic operation. Macrocells consist of three functional blocks: logic array, product–term select matrix, and programmable register. Figure 2 shows a MAX 3000A macrocell.



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product–term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development system software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal mode, which achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 3000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the two global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product–term select matrix allocates product terms to control these operations. Although the product–term–driven preset and clear from the register are active high, active–low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active–low dedicated global clear pin (GCLRn).

All registers are cleared upon power-up. By default, all registered outputs drive low when the device is powered up. You can set the registered outputs to drive high upon power-up through the Quartus<sup>®</sup> II software. Quartus II software uses the NOT Gate Push-Back method, which uses an additional macrocell to set the output high. To set this in the Quartus II software, go to the Assignment Editor and set the **Power-Up Level** assignment for the register to **High**.



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 3000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

# I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri–state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 6 shows the I/O control block for MAX 3000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

#### Programming a Single MAX 3000A Device

The time required to program a single MAX 3000A device in-system can be calculated from the following formula:

| <sup>t</sup> PROG | = t <sub>PPULSE</sub> +                   | <sup>Cycle</sup> ртск<br>f <sub>TCK</sub>                                                                        |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| where:            | t <sub>PROG</sub><br>t <sub>PPULSE</sub>  | <ul><li>Programming time</li><li>Sum of the fixed times to erase, program, and verify the EEPROM cells</li></ul> |
|                   | Cycle <sub>PTCK</sub><br>f <sub>TCK</sub> | <ul><li>Number of TCK cycles to program a device</li><li>TCK frequency</li></ul>                                 |

The ISP times for a stand-alone verification of a single MAX 3000A device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + \frac{C_2}{T}$             | <sup>JCle</sup> VTCK<br><sup>f</sup> TCK                                                                                                      |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

The programming times described in Tables 4 through 6 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 4. MAX 3000A t <sub>PUL</sub> | able 4. MAX 3000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                       |                         |                       |  |  |  |  |  |  |  |
|-------------------------------------|--------------------------------------------------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|--|--|--|
| Device                              | Progra                                                             | Stand-Alone           | Verification            |                       |  |  |  |  |  |  |  |
|                                     | t <sub>PPULSE</sub> (s)                                            | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |  |  |  |
| EPM3032A                            | 2.00                                                               | 55,000                | 0.002                   | 18,000                |  |  |  |  |  |  |  |
| EPM3064A                            | 2.00                                                               | 105,000               | 0.002                   | 35,000                |  |  |  |  |  |  |  |
| EPM3128A                            | 2.00                                                               | 205,000               | 0.002                   | 68,000                |  |  |  |  |  |  |  |
| EPM3256A                            | 2.00                                                               | 447,000               | 0.002                   | 149,000               |  |  |  |  |  |  |  |
| EPM3512A                            | 2.00                                                               | 890,000               | 0.002                   | 297,000               |  |  |  |  |  |  |  |

Tables 5 and 6 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 5. MAX | Table 5. MAX 3000A In-System Programming Times for Different Test Clock Frequencies |                  |       |       |         |         |         |        |   |  |  |
|--------------|-------------------------------------------------------------------------------------|------------------|-------|-------|---------|---------|---------|--------|---|--|--|
| Device       |                                                                                     | f <sub>TCK</sub> |       |       |         |         |         |        |   |  |  |
|              | 10 MHz                                                                              | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |  |
| EPM3032A     | 2.01                                                                                | 2.01             | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S |  |  |
| EPM3064A     | 2.01                                                                                | 2.02             | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | s |  |  |
| EPM3128A     | 2.02                                                                                | 2.04             | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | s |  |  |
| EPM3256A     | 2.05                                                                                | 2.09             | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | s |  |  |
| EPM3512A     | 2.09                                                                                | 2.18             | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | S |  |  |

| Table 6. MAX | Table 6. MAX 3000A Stand-Alone Verification Times for Different Test Clock Frequencies |                  |       |       |         |         |         |        |   |  |  |  |
|--------------|----------------------------------------------------------------------------------------|------------------|-------|-------|---------|---------|---------|--------|---|--|--|--|
| Device       |                                                                                        | f <sub>TCK</sub> |       |       |         |         |         |        |   |  |  |  |
|              | 10 MHz                                                                                 | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |  |  |
| EPM3032A     | 0.00                                                                                   | 0.01             | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S |  |  |  |
| EPM3064A     | 0.01                                                                                   | 0.01             | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | S |  |  |  |
| EPM3128A     | 0.01                                                                                   | 0.02             | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | S |  |  |  |
| EPM3256A     | 0.02                                                                                   | 0.03             | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S |  |  |  |
| EPM3512A     | 0.03                                                                                   | 0.06             | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S |  |  |  |

٦

Г

#### Figure 8. MAX 3000A AC Test Conditions



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 12. MAX 3000A Device Absolute Maximum Ratings         Note (1) |                            |                                    |      |      |      |  |  |  |  |
|----------------------------------------------------------------------|----------------------------|------------------------------------|------|------|------|--|--|--|--|
| Symbol                                                               | Parameter                  | Conditions                         | Min  | Max  | Unit |  |  |  |  |
| V <sub>CC</sub>                                                      | Supply voltage             | With respect to ground (2)         | -0.5 | 4.6  | V    |  |  |  |  |
| VI                                                                   | DC input voltage           |                                    | -2.0 | 5.75 | V    |  |  |  |  |
| I <sub>OUT</sub>                                                     | DC output current, per pin |                                    | -25  | 25   | mA   |  |  |  |  |
| T <sub>STG</sub>                                                     | Storage temperature        | No bias                            | -65  | 150  | °C   |  |  |  |  |
| T <sub>A</sub>                                                       | Ambient temperature        | Under bias                         | -65  | 135  | °C   |  |  |  |  |
| TJ                                                                   | Junction temperature       | PQFP and TQFP packages, under bias |      | 135  | °C   |  |  |  |  |

| Table 1            | 3. MAX 3000A Device Recomm                          | ended Operating Conditions |      |                   |      |
|--------------------|-----------------------------------------------------|----------------------------|------|-------------------|------|
| Symbol             | Parameter                                           | Conditions                 | Min  | Мах               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                       | 3.0  | 3.6               | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3–V operation  |                            | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                            | 2.3  | 2.7               | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                            | 3.0  | 3.6               | V    |
| VI                 | Input voltage                                       | (3)                        | -0.5 | 5.75              | V    |
| Vo                 | Output voltage                                      |                            | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range           | 0    | 70                | °C   |
|                    |                                                     | Industrial range           | -40  | 85                | °C   |
| ТJ                 | Junction temperature                                | Commercial range           | 0    | 90                | °C   |
|                    |                                                     | Industrial range (11)      | -40  | 105               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                            |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                            |      | 40                | ns   |

| Symbol           | Parameter                                                                             | Conditions                                                         | Min              | Max  | Unit |
|------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------|------|------|
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                    | 1.7              | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                    | -0.5             | 0.8  | V    |
| V <sub>OH</sub>  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (5)         | 2.4              |      | V    |
|                  | 3.3–V high–level CMOS output voltage                                                  | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (5)       | $V_{CCIO} - 0.2$ |      | V    |
|                  | 2.5-V high-level output voltage                                                       | $I_{OH} = -100 \ \mu A DC, \ V_{CCIO} = 2.30 \ V \ (5)$            | 2.1              |      | V    |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (5)         | 2.0              |      | V    |
|                  |                                                                                       | $I_{OH}$ = -2 mA DC, $V_{CCIO}$ = 2.30 V (5)                       | 1.7              |      | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage                                                    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i>   |                  | 0.4  | V    |
|                  | 3.3–V low–level CMOS output voltage                                                   | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i> |                  | 0.2  | V    |
|                  | 2.5-V low-level output voltage                                                        | $I_{OL}$ = 100 µA DC, $V_{CCIO}$ = 2.30 V (6)                      |                  | 0.2  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V <i>(6)</i>   |                  | 0.4  | V    |
|                  |                                                                                       | $I_{OL} = 2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (6)          |                  | 0.7  | V    |
| l <sub>l</sub>   | Input leakage current                                                                 | V <sub>1</sub> = -0.5 to 5.5 V (7)                                 | -10              | 10   | μA   |
| l <sub>oz</sub>  | Tri-state output off-state current                                                    | V <sub>1</sub> = -0.5 to 5.5 V (7)                                 | -10              | 10   | μA   |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor<br>when programming in-system or<br>during power-up | V <sub>CCIO</sub> = 2.3 to 3.6 V <i>(8)</i>                        | 20               | 74   | kΩ   |

| Table 1          | Table 15. MAX 3000A Device Capacitance     Note (9) |                                     |  |   |    |  |  |  |  |
|------------------|-----------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|
| Symbol           | ol Parameter Conditions Min Max Unit                |                                     |  |   |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                               | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                 | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high–level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low–level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 μA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin (high-voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100 µs. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.

Figure 9 shows the typical output drive characteristics of MAX 3000A devices.



Figure 9. Output Drive Characteristics of MAX 3000A Devices

# Power Sequencing & Hot–Socketing

Because MAX 3000A devices can be used in a mixed–voltage environment, they have been designed specifically to tolerate any possible power–up sequence. The V<sub>CCIO</sub> and V<sub>CCINT</sub> power planes can be powered in any order.

Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user.

# **Timing Model**

MAX 3000A device timing can be analyzed with the Altera software, with a variety of popular industry–standard EDA simulators and timing analyzers, or with the timing model shown in Figure 10. MAX 3000A devices have predictable internal delays that enable the designer to determine the worst–case timing of any design. The software provides timing simulation, point–to–point delay prediction, and detailed timing analysis for device–wide performance evaluation.



Figure 10. MAX 3000A Timing Model

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin–to–pin timing delays, can be calculated as the sum of internal parameters. Figure 11 shows the timing relationship between internal and external delay parameters.

#### Figure 11. MAX 3000A Switching Waveforms



#### MAX 3000A Programmable Logic Device Family Data Sheet

| Table 1          | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2)       Note (1) |            |             |           |     |     |     |     |      |
|------------------|----------------------------------------------------------------------------|------------|-------------|-----------|-----|-----|-----|-----|------|
| Symbol           | Parameter                                                                  | Conditions | Speed Grade |           |     |     |     |     | Unit |
|                  |                                                                            |            | _           | -4 -7 -10 |     |     |     |     |      |
|                  |                                                                            |            | Min         | Max       | Min | Max | Min | Max |      |
| t <sub>PIA</sub> | PIA delay                                                                  | (2)        |             | 0.9       |     | 1.5 |     | 2.1 | ns   |
| t <sub>LPA</sub> | Low-power adder                                                            | (5)        |             | 2.5       |     | 4.0 |     | 5.0 | ns   |

# Table 18. EPM3064A External Timing Parameters Note (1)

| Symbol            | Parameter                                   | Conditions            | Speed Grade |     |       |     |       |      |     |
|-------------------|---------------------------------------------|-----------------------|-------------|-----|-------|-----|-------|------|-----|
|                   |                                             |                       | -4          |     | -7    |     | -10   |      |     |
|                   |                                             |                       | Min         | Max | Min   | Max | Min   | Max  |     |
| t <sub>PD1</sub>  | Input to non–registered<br>output           | C1 = 35 pF <i>(2)</i> |             | 4.5 |       | 7.5 |       | 10.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non–registered output          | C1 = 35 pF <i>(2)</i> |             | 4.5 |       | 7.5 |       | 10.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                     | (2)                   | 2.8         |     | 4.7   |     | 6.2   |      | ns  |
| t <sub>H</sub>    | Global clock hold time                      | (2)                   | 0.0         |     | 0.0   |     | 0.0   |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF            | 1.0         | 3.1 | 1.0   | 5.1 | 1.0   | 7.0  | ns  |
| t <sub>CH</sub>   | Global clock high time                      |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>CL</sub>   | Global clock low time                       |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                      | (2)                   | 1.6         |     | 2.6   |     | 3.6   |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                       | (2)                   | 0.3         |     | 0.4   |     | 0.6   |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF <i>(2)</i> | 1.0         | 4.3 | 1.0   | 7.2 | 1.0   | 9.6  | ns  |
| t <sub>ACH</sub>  | Array clock high time                       |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                        |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for<br>clear and preset | (3)                   | 2.0         |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock<br>period              | (2)                   |             | 4.5 |       | 7.4 |       | 10.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency     | (2), (4)              | 222.2       |     | 135.1 |     | 100.0 |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period                  | (2)                   |             | 4.5 |       | 7.4 |       | 10.0 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency      | (2), (4)              | 222.2       |     | 135.1 |     | 100.0 |      | MHz |

#### MAX 3000A Programmable Logic Device Family Data Sheet

| Table 19         | Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2)       Note (1) |            |     |     |       |       |        |     |      |  |
|------------------|----------------------------------------------------------------------------|------------|-----|-----|-------|-------|--------|-----|------|--|
| Symbol           | Parameter                                                                  | Conditions |     |     | Speed | Grade |        |     | Unit |  |
|                  |                                                                            |            | _   | -4  |       |       | -7 -10 |     |      |  |
|                  |                                                                            |            | Min | Max | Min   | Max   | Min    | Max |      |  |
| t <sub>CLR</sub> | Register clear time                                                        |            |     | 1.3 |       | 2.1   |        | 2.9 | ns   |  |
| t <sub>PIA</sub> | PIA delay                                                                  | (2)        |     | 1.0 |       | 1.7   |        | 2.3 | ns   |  |
| t <sub>LPA</sub> | Low-power adder                                                            | (5)        |     | 3.5 |       | 4.0   |        | 5.0 | ns   |  |

 Table 20. EPM3128A External Timing Parameters
 Note (1)

| Symbol            | Parameter                                | Conditions               |       |     | Speed | Grade |      |      | Unit |
|-------------------|------------------------------------------|--------------------------|-------|-----|-------|-------|------|------|------|
|                   |                                          |                          | T     | 5   | _     | 7     |      | 10   |      |
|                   |                                          |                          | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non–<br>registered output       | C1 = 35 pF<br><i>(2)</i> |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output   | C1 = 35 pF<br><i>(2)</i> |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>SU</sub>   | Global clock setup<br>time               | (2)                      | 3.3   |     | 4.9   |       | 6.6  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)                      | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF               | 1.0   | 3.4 | 1.0   | 5.0   | 1.0  | 6.6  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                          | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                          | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)                      | 1.8   |     | 2.8   |       | 3.8  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)                      | 0.2   |     | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br><i>(2)</i> | 1.0   | 4.9 | 1.0   | 7.1   | 1.0  | 9.4  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                          | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                          | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                      | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock<br>period           | (2)                      |       | 5.2 |       | 7.7   |      | 10.2 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)                 | 192.3 |     | 129.9 |       | 98.0 |      | MHz  |
| t <sub>acnt</sub> | Minimum array clock<br>period            | (2)                      |       | 5.2 |       | 7.7   |      | 10.2 | ns   |

| Table 21          | 1. EPM3128A Internal Tim | ning Parameters (F | Part 2 of | <b>2)</b> N | ote (1) |          |     |     |      |
|-------------------|--------------------------|--------------------|-----------|-------------|---------|----------|-----|-----|------|
| Symbol            | Parameter                | Conditions         |           |             | Speed   | ed Grade |     |     | Unit |
|                   |                          |                    | -         | 5           | -       | -7       | -   | 10  |      |
|                   |                          |                    | Min       | Max         | Min     | Max      | Min | Max |      |
| t <sub>SU</sub>   | Register setup time      |                    | 1.4       |             | 2.1     |          | 2.9 |     | ns   |
| t <sub>H</sub>    | Register hold time       |                    | 0.6       |             | 1.0     |          | 1.3 |     | ns   |
| t <sub>RD</sub>   | Register delay           |                    |           | 0.8         |         | 1.2      |     | 1.6 | ns   |
| t <sub>COMB</sub> | Combinatorial delay      |                    |           | 0.5         |         | 0.9      |     | 1.3 | ns   |
| t <sub>IC</sub>   | Array clock delay        |                    |           | 1.2         |         | 1.7      |     | 2.2 | ns   |
| t <sub>EN</sub>   | Register enable time     |                    |           | 0.7         |         | 1.0      |     | 1.3 | ns   |
| t <sub>GLOB</sub> | Global control delay     |                    |           | 1.1         |         | 1.6      |     | 2.0 | ns   |
| t <sub>PRE</sub>  | Register preset time     |                    |           | 1.4         |         | 2.0      |     | 2.7 | ns   |
| t <sub>CLR</sub>  | Register clear time      |                    |           | 1.4         |         | 2.0      |     | 2.7 | ns   |
| t <sub>PIA</sub>  | PIA delay                | (2)                |           | 1.4         |         | 2.0      |     | 2.6 | ns   |
| t <sub>LPA</sub>  | Low-power adder          | (5)                |           | 4.0         |         | 4.0      |     | 5.0 | ns   |

| Table 22.         | EPM3256A External Timing                 | Parameters            | Vote (1) |      |     |     |    |
|-------------------|------------------------------------------|-----------------------|----------|------|-----|-----|----|
| Symbol            | Parameter                                | Conditions            |          | Unit |     |     |    |
|                   |                                          |                       | -7       |      | -10 |     |    |
|                   |                                          |                       | Min      | Max  | Min | Max |    |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF <i>(2)</i> |          | 7.5  |     | 10  | ns |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF <i>(2)</i> |          | 7.5  |     | 10  | ns |
| t <sub>SU</sub>   | Global clock setup time                  | (2)                   | 5.2      |      | 6.9 |     | ns |
| t <sub>H</sub>    | Global clock hold time                   | (2)                   | 0.0      |      | 0.0 |     | ns |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF            | 1.0      | 4.8  | 1.0 | 6.4 | ns |
| t <sub>CH</sub>   | Global clock high time                   |                       | 3.0      |      | 4.0 |     | ns |
| t <sub>CL</sub>   | Global clock low time                    |                       | 3.0      |      | 4.0 |     | ns |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)                   | 2.7      |      | 3.6 |     | ns |
| t <sub>AH</sub>   | Array clock hold time                    | (2)                   | 0.3      |      | 0.5 |     | ns |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF <i>(2)</i> | 1.0      | 7.3  | 1.0 | 9.7 | ns |
| t <sub>ACH</sub>  | Array clock high time                    |                       | 3.0      |      | 4.0 |     | ns |
| t <sub>ACL</sub>  | Array clock low time                     |                       | 3.0      |      | 4.0 |     | ns |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                   | 3.0      |      | 4.0 |     | ns |

-

| Symbol            | Parameter                               | Conditions | Speed Grade |     |      |      |     |  |
|-------------------|-----------------------------------------|------------|-------------|-----|------|------|-----|--|
|                   |                                         |            | -7 -10      |     | 10   | 7    |     |  |
|                   |                                         |            | Min         | Max | Min  | Max  |     |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period          | (2)        |             | 7.9 |      | 10.5 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency | (2), (4)   | 126.6       |     | 95.2 |      | MHz |  |
| t <sub>acnt</sub> | Minimum array clock period              | (2)        |             | 7.9 |      | 10.5 | ns  |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency  | (2), (4)   | 126.6       |     | 95.2 |      | MHz |  |

| Symbol            | Parameter                                                                                   | Conditions |     | Speed Grade |     |     |    |  |
|-------------------|---------------------------------------------------------------------------------------------|------------|-----|-------------|-----|-----|----|--|
|                   |                                                                                             |            | -7  |             | -10 |     | 1  |  |
|                   |                                                                                             |            | Min | Max         | Min | Max |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |            |     | 0.9         |     | 1.2 | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |            |     | 0.9         |     | 1.2 | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |            |     | 2.8         |     | 3.7 | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |            |     | 0.5         |     | 0.6 | ns |  |
| t <sub>LAD</sub>  | Logic array delay                                                                           |            |     | 2.2         |     | 2.8 | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |            |     | 1.0         |     | 1.3 | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |            |     | 0.0         |     | 0.0 | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay,<br>slow slew rate = off<br>$V_{CCIO}$ = 3.3 V                  | C1 = 35 pF |     | 1.2         |     | 1.6 | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                  | C1 = 35 pF |     | 1.7         |     | 2.1 | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay,<br>slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |     | 6.2         |     | 6.6 | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO}$ = 3.3 V                         | C1 = 35 pF |     | 4.0         |     | 5.0 | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO}$ = 2.5 V                         | C1 = 35 pF |     | 4.5         |     | 5.5 | ns |  |

| Symbol            | Parameter                                                                                  | Conditions |     | Unit |     |      |    |
|-------------------|--------------------------------------------------------------------------------------------|------------|-----|------|-----|------|----|
|                   |                                                                                            |            | -7  |      | -10 |      | 1  |
|                   |                                                                                            |            | Min | Max  | Min | Max  |    |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow<br>slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |     | 9.0  |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                                | C1 = 5 pF  |     | 4.0  |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                        |            | 2.1 |      | 2.9 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                         |            | 0.9 |      | 1.2 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                             |            |     | 1.2  |     | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |            |     | 0.8  |     | 1.2  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                          |            |     | 1.6  |     | 2.1  | ns |
| t <sub>EN</sub>   | Register enable time                                                                       |            |     | 1.0  |     | 1.3  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                       |            |     | 1.5  |     | 2.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                       |            |     | 2.3  |     | 3.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                        |            |     | 2.3  |     | 3.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                  | (2)        |     | 2.4  |     | 3.2  | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (5)        |     | 4.0  |     | 5.0  | ns |

 Table 24. EPM3512A External Timing Parameters
 Note (1)

| Symbol           | Parameter                             | Conditions            |     | Speed | Grade |      | Unit |
|------------------|---------------------------------------|-----------------------|-----|-------|-------|------|------|
|                  |                                       |                       | -7  |       | -10   |      | ]    |
|                  |                                       |                       | Min | Max   | Min   | Max  |      |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF (2)        |     | 7.5   |       | 10.0 | ns   |
| t <sub>PD2</sub> | I/O input to non-registered output    | C1 = 35 pF <i>(2)</i> |     | 7.5   |       | 10.0 | ns   |
| t <sub>SU</sub>  | Global clock setup time               | (2)                   | 5.6 |       | 7.6   |      | ns   |
| t <sub>H</sub>   | Global clock hold time                | (2)                   | 0.0 |       | 0.0   |      | ns   |
| t <sub>FSU</sub> | Global clock setup time of fast input |                       | 3.0 |       | 3.0   |      | ns   |
| t <sub>FH</sub>  | Global clock hold time of fast input  |                       | 0.0 |       | 0.0   |      | ns   |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF            | 1.0 | 4.7   | 1.0   | 6.3  | ns   |
| t <sub>CH</sub>  | Global clock high time                |                       | 3.0 |       | 4.0   |      | ns   |
| t <sub>CL</sub>  | Global clock low time                 |                       | 3.0 |       | 4.0   |      | ns   |
| t <sub>ASU</sub> | Array clock setup time                | (2)                   | 2.5 |       | 3.5   |      | ns   |

| Symbol            | Parameter                                                                          | Conditions |     | Unit |     |      |    |  |
|-------------------|------------------------------------------------------------------------------------|------------|-----|------|-----|------|----|--|
|                   |                                                                                    |            | -7  |      | -   |      | ]  |  |
|                   |                                                                                    |            | Min | Max  | Min | Max  |    |  |
| t <sub>OD3</sub>  | Output buffer and pad delay,<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF |     | 6.0  |     | 6.5  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$          | C1 = 35 pF |     | 4.0  |     | 5.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$          | C1 = 35 pF |     | 4.5  |     | 5.5  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$           | C1 = 35 pF |     | 9.0  |     | 10.0 | ns |  |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |     | 4.0  |     | 5.0  | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                |            | 2.1 |      | 3.0 |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.6 |      | 0.8 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 1.6 |      | 1.6 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                   |            | 1.4 |      | 1.4 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                     |            |     | 1.3  |     | 1.7  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |     | 0.6  |     | 0.8  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |     | 1.8  |     | 2.3  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                               |            |     | 1.0  |     | 1.3  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                               |            |     | 1.7  |     | 2.2  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                               |            |     | 1.0  |     | 1.4  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                |            |     | 1.0  |     | 1.4  | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                                          | (2)        |     | 3.0  |     | 4.0  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                                    | (5)        |     | 4.5  |     | 5.0  | ns |  |

#### Notes to tables:

- These values are specified under the recommended operating conditions, as shown in Table 13 on page 23. See Figure 11 on page 27 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(5) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in low–power mode.

### Figure 12. I<sub>CC</sub> vs. Frequency for MAX 3000A Devices

100

80 60

40

20

0

50

Typical I<sub>CC</sub> Active (mA)



High Speed

200

250

- 108.7 MHz

Low Power

Frequency (MHz)

150

100

### Figure 17. 208–Pin PQFP Package Pin–Out Diagram

Package outline not drawn to scale.



#### Version 3.3

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 14 and "Programming Times" on page 14

### Version 3.2

The following change were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.2:

■ Updated the EPM3512 I<sub>CC</sub> versus frequency graph in Figure 13.

## Version 3.1

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.1:

- Updated timing information in Table 1 for the EPM3256A device.
- Updated *Note (10)* of Table 15.

## Version 3.0

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.0:

- Added EPM3512A device.
- Updated Tables 2 and 3.

101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_reg@altera.com

Copyright © 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no recordinitions likely regione out of the service and services at any time of empirison products or service and services.

responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services

