



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 10 ns                                                       |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 98                                                          |
| Operating Temperature           | -40°C ~ 85°C (TA)                                           |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 256-BGA                                                     |
| Supplier Device Package         | 256-FBGA (17x17)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3128afi256-10 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, highly complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 3000A architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. Shareable expanders incur a small delay  $(t_{SFXP})$ . Figure 3 shows how shareable expanders can feed multiple macrocells.

Figure 3. MAX 3000A Shareable Expanders

Shareable expanders can be shared by any or all macrocells in an LAB.





Figure 6. I/O Control Block of MAX 3000A Devices

#### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

When the tri–state buffer control is connected to ground, the output is tri-stated (high impedance), and the  $\rm I/O$  pin can be used as a dedicated input. When the tri–state buffer control is connected to  $\rm V_{CC}$ , the output is enabled.

The MAX 3000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 3000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- Check ID. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.



Figure 7 shows the timing information for the JTAG signals.

Table 10 shows the JTAG timing parameters and values for MAX 3000A devices.

| Table 1           | O. JTAG Timing Parameters & Values for MAX 30  | 00A De | vices |      |
|-------------------|------------------------------------------------|--------|-------|------|
| Symbol            | Parameter                                      | Min    | Max   | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100    |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50     |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50     |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20     |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45     |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |        | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |        | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |        | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20     |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45     |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |        | 25    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |        | 25    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |        | 25    | ns   |

# Programmable Speed/Power Control

MAX 3000A devices offer a power–saving mode that supports low-power operation across user–defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 3000A device for either high–speed or low–power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACI}$ ,  $t_{EN}$ ,  $t_{CPPW}$  and  $t_{SEXP}$  parameters.

# Output Configuration

MAX 3000A device outputs can be programmed to meet a variety of system–level requirements.

### MultiVolt I/O Interface

The MAX 3000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 3000A devices to connect to systems with differing supply voltages. MAX 3000A devices in all packages can be set for 2.5–V, 3.3–V, or 5.0–V I/O pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3–V or 2.5–V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5–V power supply, the output levels are compatible with 2.5–V systems. When the VCCIO pins are connected to a 3.3–V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0–V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5–V, 3.3–V, or 5.0–V signals.

| 1 | able I | 1 summarizes | the MA | X 3000A | Multi V | olt I/C | ) supp | ort. |
|---|--------|--------------|--------|---------|---------|---------|--------|------|
|---|--------|--------------|--------|---------|---------|---------|--------|------|

| Table 11. MAX 3000A MultiVolt I/O Support                    |          |          |          |          |     |     |  |  |  |  |
|--------------------------------------------------------------|----------|----------|----------|----------|-----|-----|--|--|--|--|
| V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal (V) |          |          |          |          |     |     |  |  |  |  |
|                                                              | 2.5      | 3.3      | 5.0      | 2.5      | 3.3 | 5.0 |  |  |  |  |
| 2.5                                                          | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> |     |     |  |  |  |  |
| 3.3                                                          | ✓        | ✓        | ✓        | ✓        | ✓   | ✓   |  |  |  |  |

#### Note:

(1) When  $V_{\rm CCIO}$  is 3.3 V, a MAX 3000A device can drive a 2.5–V device that has 3.3–V tolerant inputs.

### Figure 8. MAX 3000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fastground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 1          | Table 12. MAX 3000A Device Absolute Maximum Ratings   Note (1) |                                    |      |      |      |  |  |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------|------------------------------------|------|------|------|--|--|--|--|--|--|--|--|
| Symbol           | Parameter                                                      | Conditions                         | Min  | Max  | Unit |  |  |  |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                 | With respect to ground (2)         | -0.5 | 4.6  | V    |  |  |  |  |  |  |  |  |
| VI               | DC input voltage                                               | 1                                  | -2.0 | 5.75 | V    |  |  |  |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                     |                                    | -25  | 25   | mA   |  |  |  |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                            | No bias                            | -65  | 150  | ° C  |  |  |  |  |  |  |  |  |
| $T_A$            | Ambient temperature                                            | Under bias                         | -65  | 135  | ° C  |  |  |  |  |  |  |  |  |
| $T_{J}$          | Junction temperature                                           | PQFP and TQFP packages, under bias |      | 135  | ° C  |  |  |  |  |  |  |  |  |

 $V_{CCINT} = 3.3 V$ 

V<sub>CCIO</sub> = 2.5 V

Temperature = 25 °C

150  $I_{OL}$ 100 Typical I<sub>O</sub>  $V_{CCINT} = 3.3 V$ Output  $V_{CCIO} = 3.3 V$ Current (mA) Temperature = 25 °C 50  $I_{OH}$ 2 V<sub>O</sub> Output Voltage (V) 2.5 V 150  $I_{OL}$ 

Figure 9. Output Drive Characteristics of MAX 3000A Devices

3.3 V

# Power Sequencing & Hot-Socketing

Because MAX 3000A devices can be used in a mixed–voltage environment, they have been designed specifically to tolerate any possible power–up sequence. The  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  power planes can be powered in any order.

V<sub>O</sub> Output Voltage (V)

Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user.

Altera Corporation 25

100

50

Typical I<sub>O</sub>

Current (mA)

Output

Tables 16 through 23 show EPM3032A, EPM3064A, EPM3128A, EPM3256A, and EPM3512A timing information.

|                   | 6. EPM3032A External 1                   | ,<br>             |       | Note (1) |       | •     |       |     | T    |
|-------------------|------------------------------------------|-------------------|-------|----------|-------|-------|-------|-----|------|
| Symbol            | Parameter                                | Conditions        |       |          | Speed | Grade | 1     |     | Unit |
|                   |                                          |                   | _     | 4        | _     | 7     | -1    | 10  |      |
|                   |                                          |                   | Min   | Max      | Min   | Max   | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5   |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5   |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 2.9   |          | 4.7   |       | 6.3   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |          | 0.0   |       | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.0      | 1.0   | 5.0   | 1.0   | 6.7 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.6   |          | 2.5   |       | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.3   |          | 0.5   |       | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.3      | 1.0   | 7.2   | 1.0   | 9.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 4.4      |       | 7.2   |       | 9.7 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 227.3 |          | 138.9 |       | 103.1 |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 4.4      |       | 7.2   |       | 9.7 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 227.3 |          | 138.9 |       | 103.1 |     | MHz  |

| Symbol            | Parameter                                                                                     | Conditions |     |     | Speed | Grade |     |      | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                               |            | _   | 4   | _     | -7    | _   | 10   |      |
|                   |                                                                                               |            | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                    |            |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                                |            |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                         |            |     | 1.9 |       | 3.1   |     | 4.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                       |            |     | 0.5 |       | 0.8   |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                                                                             |            |     | 1.5 |       | 2.5   |     | 3.3  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                     |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                  |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V             | C1 = 35 pF |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                  | C1 = 35 pF |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                   | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                   | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V      | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                                   | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                           |            | 1.3 |     | 2.0   |       | 2.8 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                            |            | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| $t_{RD}$          | Register delay                                                                                |            |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                           |            |     | 0.6 |       | 1.0   |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                             |            |     | 1.2 |       | 2.0   |     | 2.5  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                          |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                          |            |     | 0.8 |       | 1.3   |     | 1.9  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                          |            |     | 1.2 |       | 1.9   |     | 2.6  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                           |            |     | 1.2 |       | 1.9   |     | 2.6  | ns   |

| Symbol            | Parameter                                                                                 | Conditions |     |     | Speed | Grade |     |      | Unit |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                           |            | _   | -4  | -     | -7    |     | 10   |      |
|                   |                                                                                           |            | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 1.8 |       | 3.0   |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.4 |       | 0.7   |     | 0.9  | ns   |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 1.5 |       | 2.5   |     | 3.2  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V               | C1 = 35 pF |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$               | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |            | 1.3 |     | 2.0   |       | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |            | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |            |     | 0.7 |       | 1.2   |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |            |     | 0.6 |       | 0.9   |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |            |     | 1.2 |       | 1.9   |     | 2.5  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |            |     | 1.0 |       | 1.5   |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |            |     | 1.3 |       | 2.1   |     | 2.9  | ns   |

| Table 19         | Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2)   Note (1) |            |     |           |       |       |     |     |      |  |  |  |
|------------------|------------------------------------------------------------------------|------------|-----|-----------|-------|-------|-----|-----|------|--|--|--|
| Symbol           | Parameter                                                              | Conditions |     |           | Speed | Grade |     |     | Unit |  |  |  |
|                  |                                                                        |            | _   | -4 -7 -10 |       |       |     |     |      |  |  |  |
|                  |                                                                        |            | Min | Max       | Min   | Max   | Min | Max |      |  |  |  |
| t <sub>CLR</sub> | Register clear time                                                    |            |     | 1.3       |       | 2.1   |     | 2.9 | ns   |  |  |  |
| $t_{PIA}$        | PIA delay                                                              | (2)        |     | 1.0       |       | 1.7   |     | 2.3 | ns   |  |  |  |
| $t_{LPA}$        | Low-power adder                                                        | (5)        |     | 3.5       |       | 4.0   |     | 5.0 | ns   |  |  |  |

| Table 2           | D. EPM3128A External 1                   | iming Param       | eters | Note (1) |       |       |      |      |      |
|-------------------|------------------------------------------|-------------------|-------|----------|-------|-------|------|------|------|
| Symbol            | Parameter                                | Conditions        |       |          | Speed | Grade |      |      | Unit |
|                   |                                          |                   | -     | 5        | _     | 7     |      | 10   |      |
|                   |                                          |                   | Min   | Max      | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non–<br>registered output       | C1 = 35 pF<br>(2) |       | 5.0      |       | 7.5   |      | 10   | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 5.0      |       | 7.5   |      | 10   | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 3.3   |          | 4.9   |       | 6.6  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |          | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.4      | 1.0   | 5.0   | 1.0  | 6.6  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |          | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |          | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.8   |          | 2.8   |       | 3.8  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.2   |          | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.9      | 1.0   | 7.1   | 1.0  | 9.4  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |          | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |          | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |          | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 5.2      |       | 7.7   |      | 10.2 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 192.3 |          | 129.9 |       | 98.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 5.2      |       | 7.7   |      | 10.2 | ns   |

| Table 21          | 1. EPM3128A Internal Tim | ning Parameters (F | Part 2 of | <b>2)</b> N | ote (1) |     |     |     |    |
|-------------------|--------------------------|--------------------|-----------|-------------|---------|-----|-----|-----|----|
| Symbol            | Parameter                | Conditions         |           |             | Unit    |     |     |     |    |
|                   |                          |                    | _         | -5          | -       | -7  | _   | 10  |    |
|                   |                          |                    | Min       | Max         | Min     | Max | Min | Max |    |
| t <sub>SU</sub>   | Register setup time      |                    | 1.4       |             | 2.1     |     | 2.9 |     | ns |
| t <sub>H</sub>    | Register hold time       |                    | 0.6       |             | 1.0     |     | 1.3 |     | ns |
| t <sub>RD</sub>   | Register delay           |                    |           | 0.8         |         | 1.2 |     | 1.6 | ns |
| t <sub>COMB</sub> | Combinatorial delay      |                    |           | 0.5         |         | 0.9 |     | 1.3 | ns |
| t <sub>IC</sub>   | Array clock delay        |                    |           | 1.2         |         | 1.7 |     | 2.2 | ns |
| t <sub>EN</sub>   | Register enable time     |                    |           | 0.7         |         | 1.0 |     | 1.3 | ns |
| t <sub>GLOB</sub> | Global control delay     |                    |           | 1.1         |         | 1.6 |     | 2.0 | ns |
| t <sub>PRE</sub>  | Register preset time     |                    |           | 1.4         |         | 2.0 |     | 2.7 | ns |
| t <sub>CLR</sub>  | Register clear time      |                    |           | 1.4         |         | 2.0 |     | 2.7 | ns |
| t <sub>PIA</sub>  | PIA delay                | (2)                |           | 1.4         |         | 2.0 |     | 2.6 | ns |
| $t_{LPA}$         | Low-power adder          | (5)                |           | 4.0         |         | 4.0 |     | 5.0 | ns |

| Table 22.         | EPM3256A External Timing                 | Parameters     | Note (1) |       |       |     |      |
|-------------------|------------------------------------------|----------------|----------|-------|-------|-----|------|
| Symbol            | Parameter                                | Conditions     |          | Speed | Grade |     | Unit |
|                   |                                          |                | =        | -7    |       | 10  |      |
|                   |                                          |                | Min      | Max   | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non–registered output           | C1 = 35 pF (2) |          | 7.5   |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF (2) |          | 7.5   |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)            | 5.2      |       | 6.9   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)            | 0.0      |       | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     | 1.0      | 4.8   | 1.0   | 6.4 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0      |       | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0      |       | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)            | 2.7      |       | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.3      |       | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0      | 7.3   | 1.0   | 9.7 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0      |       | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0      |       | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0      |       | 4.0   |     | ns   |

| Symbol            | Parameter                               | Conditions | Speed Grade |     |      |      |     |
|-------------------|-----------------------------------------|------------|-------------|-----|------|------|-----|
|                   |                                         |            | -7          |     | -10  |      |     |
|                   |                                         |            | Min         | Max | Min  | Max  | 1   |
| t <sub>CNT</sub>  | Minimum global clock period             | (2)        |             | 7.9 |      | 10.5 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency | (2), (4)   | 126.6       |     | 95.2 |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period              | (2)        |             | 7.9 |      | 10.5 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency  | (2), (4)   | 126.6       |     | 95.2 |      | MHz |

| Symbol            | Parameter                                                                                 | Conditions |     |     | Unit |     |    |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|------|-----|----|
|                   |                                                                                           |            | -7  |     | -10  |     |    |
|                   |                                                                                           |            | Min | Max | Min  | Max | 1  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.9 |      | 1.2 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.9 |      | 1.2 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 2.8 |      | 3.7 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.5 |      | 0.6 | ns |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 2.2 |      | 2.8 | ns |
| $t_{LAC}$         | Logic control array delay                                                                 |            |     | 1.0 |      | 1.3 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0 |      | 0.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V               | C1 = 35 pF |     | 1.2 |      | 1.6 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V               | C1 = 35 pF |     | 1.7 |      | 2.1 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 6.2 |      | 6.6 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V                | C1 = 35 pF |     | 4.0 |      | 5.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V                | C1 = 35 pF |     | 4.5 |      | 5.5 | ns |

| Table 23.         | Table 23. EPM3256A Internal Timing Parameters (Part 2 of 2)   Note (1)             |            |     |      |     |      |    |  |
|-------------------|------------------------------------------------------------------------------------|------------|-----|------|-----|------|----|--|
| Symbol            | Parameter                                                                          | Conditions |     | Unit |     |      |    |  |
|                   |                                                                                    |            | -7  |      | -10 |      | 1  |  |
|                   |                                                                                    |            | Min | Max  | Min | Max  |    |  |
| $t_{ZX3}$         | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 9.0  |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                        | C1 = 5 pF  |     | 4.0  |     | 5.0  | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                |            | 2.1 |      | 2.9 |      | ns |  |
| $t_H$             | Register hold time                                                                 |            | 0.9 |      | 1.2 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                     |            |     | 1.2  |     | 1.6  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |     | 0.8  |     | 1.2  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |     | 1.6  |     | 2.1  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                               |            |     | 1.0  |     | 1.3  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                               |            |     | 1.5  |     | 2.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                               |            |     | 2.3  |     | 3.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                |            |     | 2.3  |     | 3.0  | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                                          | (2)        |     | 2.4  |     | 3.2  | ns |  |
| $t_{LPA}$         | Low-power adder                                                                    | (5)        |     | 4.0  |     | 5.0  | ns |  |

| Table 24. EPM3512A External Timing Parameters   Note (1) |                                       |                |     |      |     |      |    |
|----------------------------------------------------------|---------------------------------------|----------------|-----|------|-----|------|----|
| Symbol                                                   | Parameter                             | Conditions     |     | Unit |     |      |    |
|                                                          |                                       |                | -7  |      | -10 |      |    |
|                                                          |                                       |                | Min | Max  | Min | Max  |    |
| t <sub>PD1</sub>                                         | Input to non-registered output        | C1 = 35 pF (2) |     | 7.5  |     | 10.0 | ns |
| t <sub>PD2</sub>                                         | I/O input to non-registered output    | C1 = 35 pF (2) |     | 7.5  |     | 10.0 | ns |
| t <sub>SU</sub>                                          | Global clock setup time               | (2)            | 5.6 |      | 7.6 |      | ns |
| t <sub>H</sub>                                           | Global clock hold time                | (2)            | 0.0 |      | 0.0 |      | ns |
| t <sub>FSU</sub>                                         | Global clock setup time of fast input |                | 3.0 |      | 3.0 |      | ns |
| t <sub>FH</sub>                                          | Global clock hold time of fast input  |                | 0.0 |      | 0.0 |      | ns |
| t <sub>CO1</sub>                                         | Global clock to output delay          | C1 = 35 pF     | 1.0 | 4.7  | 1.0 | 6.3  | ns |
| t <sub>CH</sub>                                          | Global clock high time                |                | 3.0 |      | 4.0 |      | ns |
| t <sub>CL</sub>                                          | Global clock low time                 |                | 3.0 |      | 4.0 |      | ns |
| t <sub>ASU</sub>                                         | Array clock setup time                | (2)            | 2.5 |      | 3.5 |      | ns |

| Symbol            | Parameter                                                                                     | Conditions |     | Unit |     |      |    |
|-------------------|-----------------------------------------------------------------------------------------------|------------|-----|------|-----|------|----|
|                   |                                                                                               |            | -7  |      | -10 |      | 1  |
|                   |                                                                                               |            | Min | Max  | Min | Max  |    |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF |     | 6.0  |     | 6.5  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                   | C1 = 35 pF |     | 4.0  |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V                    | C1 = 35 pF |     | 4.5  |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on $V_{\rm CCIO} = 3.3 \ { m V}$                 | C1 = 35 pF |     | 9.0  |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                                   | C1 = 5 pF  |     | 4.0  |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                           |            | 2.1 |      | 3.0 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                            |            | 0.6 |      | 0.8 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                             |            | 1.6 |      | 1.6 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                              |            | 1.4 |      | 1.4 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                                |            |     | 1.3  |     | 1.7  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                           |            |     | 0.6  |     | 0.8  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                             |            |     | 1.8  |     | 2.3  | ns |
| t <sub>EN</sub>   | Register enable time                                                                          |            |     | 1.0  |     | 1.3  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                          |            |     | 1.7  |     | 2.2  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                          |            |     | 1.0  |     | 1.4  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                           |            |     | 1.0  |     | 1.4  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                     | (2)        |     | 3.0  |     | 4.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                               | (5)        |     | 4.5  |     | 5.0  | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23. See Figure 11 on page 27 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in low–power mode.

Figure 12.  $I_{CC}$  vs. Frequency for MAX 3000A Devices



### EPM3128A



# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin–out information.

Figures 14 through 18 show the package pin-out diagrams for MAX 3000A devices.

Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 15. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 16. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 18. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Revision History

The information contained in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.5 supersedes information published in previous versions. The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.5:

### Version 3.5

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.5:

■ New paragraph added before "Expander Product Terms".

### Version 3.4

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.4:

■ Updated Table 1.

## Version 3.3

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 14 and "Programming Times" on page 14

### Version 3.2

The following change were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.2:

■ Updated the EPM3512 I<sub>CC</sub> versus frequency graph in Figure 13.

### Version 3.1

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.1:

- Updated timing information in Table 1 for the EPM3256A device.
- Updated *Note (10)* of Table 15.

### Version 3.0

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.0:

- Added EPM3512A device.
- Updated Tables 2 and 3.

101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_reg@altera.com

Copyright © 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services

LS. EN ISO 9001