



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 5 ns                                                        |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 80                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-TQFP                                                    |
| Supplier Device Package         | 100-TQFP (14x14)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3128atc100-5n |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1. MAX 3000A Device Block Diagram

#### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

### **Logic Array Blocks**

The MAX 3000A device architecture is based on the linking of high–performance LABs. LABs consist of 16–macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development system software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal mode, which achieves the fastest clock–to–output performance.
- Global clock signal enabled by an active—high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock—to—output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 3000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the two global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product–term select matrix allocates product terms to control these operations. Although the product–term–driven preset and clear from the register are active high, active–low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active–low dedicated global clear pin (GCLRn).

All registers are cleared upon power-up. By default, all registered outputs drive low when the device is powered up. You can set the registered outputs to drive high upon power-up through the Quartus<sup>®</sup> II software. Quartus II software uses the NOT Gate Push-Back method, which uses an additional macrocell to set the output high. To set this in the Quartus II software, go to the Assignment Editor and set the **Power-Up Level** assignment for the register to **High**.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera development system compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms, and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower–numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest–numbered macrocell can only lend parallel expanders and the highest–numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

# In-System Programmability

MAX 3000A devices can be programmed in–system via an industry–standard four–pin IEEE Std. 1149.1-1990 (JTAG) interface. In-system programmability (ISP) offers quick, efficient iterations during design development and debugging cycles. The MAX 3000A architecture internally generates the high programming voltages required to program its EEPROM cells, allowing in–system programming with only a single 3.3–V power supply. During in–system programming, the I/O pins are tri–stated and weakly pulled–up to eliminate board conflicts. The pull–up value is nominally 50 k $\Omega$ 

MAX 3000A devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that ensures safe operation when in–system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board (PCB) with standard pick—and—place equipment before they are programmed. MAX 3000A devices can be programmed by downloading the information via in–circuit testers, embedded processors, the MasterBlaster communications cable, the ByteBlasterMV parallel port download cable, and the BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high—pin—count packages (e.g., QFP packages) due to device handling. MAX 3000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

The Jam STAPL programming and test language can be used to program MAX 3000A devices with in–circuit testers, PCs, or embedded processors.



For more information on using the Jam STAPL programming and test language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor), *Application Note 122* (Using Jam STAPL for ISP & ICR via an Embedded Processor) and AN 111 (Embedded Programming Using the 8051 and Jam Byte-Code).

The ISP circuitry in MAX 3000A devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

#### Programming a Single MAX 3000A Device

The time required to program a single MAX 3000A device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG} = Programming time$   $t_{PPULSE} = Sum of the fixed times to erase, program, and$ 

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 3000A device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time  $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

# Programming with External Hardware

MAX 3000A devices can be programmed on Windows–based PCs with an Altera Logic Programmer card, MPU, and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text—or waveform—format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary–Scan Support

MAX 3000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1–1990. Table 7 describes the JTAG instructions supported by MAX 3000A devices. The pin-out tables found on the Altera web site (http://www.altera.com) or the *Altera Digital Library* show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 7. MAX 3000A | JTAG Instructions                                                                                                                                                                                                                               |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                     |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                       |
| EXTEST             | Allows the external circuitry and board–level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                           |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                     |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                   |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO                                                                                                           |
| ISP Instructions   | These instructions are used when programming MAX 3000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster cable, or when using a Jam STAPL file, JBC file, or SVF file via an embedded processor or test equipment |

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary–scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary–Scan Register Length |                               |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| Device                                           | Boundary–Scan Register Length |  |  |  |  |  |  |
| EPM3032A                                         | 96                            |  |  |  |  |  |  |
| EPM3064A                                         | 192                           |  |  |  |  |  |  |
| EPM3128A                                         | 288                           |  |  |  |  |  |  |
| EPM3256A                                         | 480                           |  |  |  |  |  |  |
| EPM3512A                                         | 624                           |  |  |  |  |  |  |

| Table 9. 32- | Table 9. 32-Bit MAX 3000A Device IDCODE ValueNote (1) |                       |                                      |                  |  |  |  |  |  |  |  |
|--------------|-------------------------------------------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|--|
| Device       |                                                       | IDCODE (32 bits)      |                                      |                  |  |  |  |  |  |  |  |
|              | Version<br>(4 Bits)                                   | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |  |  |
| EPM3032A     | 0001                                                  | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM3064A     | 0001                                                  | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM3128A     | 0001                                                  | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM3256A     | 0001                                                  | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM3512A     | 0001                                                  | 0111 0101 0001 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.



Figure 7 shows the timing information for the JTAG signals.

Table 10 shows the JTAG timing parameters and values for MAX 3000A devices.

| Symbol            | Parameter                                      | Min | Max | Unit |
|-------------------|------------------------------------------------|-----|-----|------|
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |     | 25  | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 25  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 25  | ns   |

# Programmable Speed/Power Control

MAX 3000A devices offer a power–saving mode that supports low-power operation across user–defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 3000A device for either high–speed or low–power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACI}$ ,  $t_{EN}$ ,  $t_{CPPW}$  and  $t_{SEXP}$  parameters.

# Output Configuration

MAX 3000A device outputs can be programmed to meet a variety of system–level requirements.

#### MultiVolt I/O Interface

The MAX 3000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 3000A devices to connect to systems with differing supply voltages. MAX 3000A devices in all packages can be set for 2.5–V, 3.3–V, or 5.0–V I/O pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3–V or 2.5–V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5–V power supply, the output levels are compatible with 2.5–V systems. When the VCCIO pins are connected to a 3.3–V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0–V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5–V, 3.3–V, or 5.0–V signals.

| 1 | able I | 1 summarizes | the MA | X 3000A | Multi V | olt I/C | ) supp | ort. |
|---|--------|--------------|--------|---------|---------|---------|--------|------|
|---|--------|--------------|--------|---------|---------|---------|--------|------|

| Table 11. MAX 3000A MultiVolt I/O Support |                                                 |          |          |          |     |     |  |  |  |
|-------------------------------------------|-------------------------------------------------|----------|----------|----------|-----|-----|--|--|--|
| V <sub>CCIO</sub> Voltage                 | CCIO Voltage Input Signal (V) Output Signal (V) |          |          |          |     |     |  |  |  |
|                                           | 2.5                                             | 3.3      | 5.0      | 2.5      | 3.3 | 5.0 |  |  |  |
| 2.5                                       | <b>✓</b>                                        | <b>✓</b> | <b>✓</b> | <b>✓</b> |     |     |  |  |  |
| 3.3                                       | ✓                                               | ✓        | ✓        | ✓        | ✓   | ✓   |  |  |  |

#### Note:

(1) When  $V_{\rm CCIO}$  is 3.3 V, a MAX 3000A device can drive a 2.5–V device that has 3.3–V tolerant inputs.

| Symbol             | Parameter                                           | Conditions            | Min  | Max               | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7               | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |
| V <sub>I</sub>     | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |
| V <sub>O</sub>     | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range      | 0    | 70                | ° C  |
|                    |                                                     | Industrial range      | -40  | 85                | ° C  |
| T <sub>J</sub>     | Junction temperature                                | Commercial range      | 0    | 90                | ° C  |
|                    |                                                     | Industrial range (11) | -40  | 105               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                       |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                       |      | 40                | ns   |

| Table 1          | 4. MAX 3000A Device DC Opera                                                          | ating Conditions Note (4)                                        |                         |      |      |
|------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------|------|------|
| Symbol           | Parameter                                                                             | Conditions                                                       | Min                     | Max  | Unit |
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                  | 1.7                     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                  | -0.5                    | 0.8  | V    |
| V <sub>OH</sub>  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$      | 2.4                     |      | V    |
|                  | 3.3–V high–level CMOS output voltage                                                  | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$    | V <sub>CCIO</sub> - 0.2 |      | V    |
|                  | 2.5-V high-level output voltage                                                       | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (5)$                  | 2.1                     |      | ٧    |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 2.0                     |      | V    |
|                  |                                                                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 1.7                     |      | ٧    |
| $V_{OL}$         | 3.3-V low-level TTL output voltage                                                    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i> |                         | 0.4  | V    |
|                  | 3.3–V low–level CMOS output voltage                                                   | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (6)$     |                         | 0.2  | V    |
|                  | 2.5-V low-level output voltage                                                        | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V (6)      |                         | 0.2  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.4  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.7  | ٧    |
| II               | Input leakage current                                                                 | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                    | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |
| R <sub>ISP</sub> | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                             | 20                      | 74   | kΩ   |

## **Timing Model**

MAX 3000A device timing can be analyzed with the Altera software, with a variety of popular industry–standard EDA simulators and timing analyzers, or with the timing model shown in Figure 10. MAX 3000A devices have predictable internal delays that enable the designer to determine the worst–case timing of any design. The software provides timing simulation, point–to–point delay prediction, and detailed timing analysis for device–wide performance evaluation.

Figure 10. MAX 3000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin–to–pin timing delays, can be calculated as the sum of internal parameters. Figure 11 shows the timing relationship between internal and external delay parameters.

Tables 16 through 23 show EPM3032A, EPM3064A, EPM3128A, EPM3256A, and EPM3512A timing information.

|                   | 6. EPM3032A External 1                   | <u> </u>          |       | Note (1) |       | •     |       |     | T    |
|-------------------|------------------------------------------|-------------------|-------|----------|-------|-------|-------|-----|------|
| Symbol            | Parameter                                | Conditions        |       |          | Speed | Grade | 1     |     | Unit |
|                   |                                          |                   | _     | 4        | _     | 7     | -1    | 10  |      |
|                   |                                          |                   | Min   | Max      | Min   | Max   | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5   |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5   |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 2.9   |          | 4.7   |       | 6.3   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |          | 0.0   |       | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.0      | 1.0   | 5.0   | 1.0   | 6.7 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.6   |          | 2.5   |       | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.3   |          | 0.5   |       | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.3      | 1.0   | 7.2   | 1.0   | 9.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 4.4      |       | 7.2   |       | 9.7 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 227.3 |          | 138.9 |       | 103.1 |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 4.4      |       | 7.2   |       | 9.7 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 227.3 |          | 138.9 |       | 103.1 |     | MHz  |

| Table 17         | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2) Note (1) |            |     |             |       |     |     |     |    |  |
|------------------|----------------------------------------------------------------------|------------|-----|-------------|-------|-----|-----|-----|----|--|
| Symbol           | Parameter                                                            | Conditions |     | Speed Grade |       |     |     |     |    |  |
|                  |                                                                      |            | -4  |             | -4 -7 |     | _   | 10  |    |  |
|                  |                                                                      |            | Min | Max         | Min   | Max | Min | Max |    |  |
| t <sub>PIA</sub> | PIA delay                                                            | (2)        |     | 0.9         |       | 1.5 |     | 2.1 | ns |  |
| $t_{LPA}$        | Low-power adder                                                      | (5)        |     | 2.5         |       | 4.0 |     | 5.0 | ns |  |

| Table 18          | 3. EPM3064A External Timin               | g Parameters          | Note (      | 1)  |       |     |       |      |      |
|-------------------|------------------------------------------|-----------------------|-------------|-----|-------|-----|-------|------|------|
| Symbol            | Parameter                                | Conditions            | Speed Grade |     |       |     |       |      | Unit |
|                   |                                          |                       | _           | -4  |       | 7   | -10   |      | 1    |
|                   |                                          |                       | Min         | Max | Min   | Max | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non–registered output           | C1 = 35 pF (2)        |             | 4.5 |       | 7.5 |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF <i>(2)</i> |             | 4.5 |       | 7.5 |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)                   | 2.8         |     | 4.7   |     | 6.2   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)                   | 0.0         |     | 0.0   |     | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF            | 1.0         | 3.1 | 1.0   | 5.1 | 1.0   | 7.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)                   | 1.6         |     | 2.6   |     | 3.6   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)                   | 0.3         |     | 0.4   |     | 0.6   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2)        | 1.0         | 4.3 | 1.0   | 7.2 | 1.0   | 9.6  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                       | 2.0         |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                   | 2.0         |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)                   |             | 4.5 |       | 7.4 |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)              | 222.2       |     | 135.1 |     | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)                   |             | 4.5 |       | 7.4 |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)              | 222.2       |     | 135.1 |     | 100.0 |      | MHz  |

| Table 19         | Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2) Note (1) |            |                        |           |     |     |     |     |    |
|------------------|----------------------------------------------------------------------|------------|------------------------|-----------|-----|-----|-----|-----|----|
| Symbol           | Parameter                                                            | Conditions | Conditions Speed Grade |           |     |     |     |     |    |
|                  |                                                                      |            | _                      | -4 -7 -10 |     |     |     |     |    |
|                  |                                                                      |            | Min                    | Max       | Min | Max | Min | Max |    |
| t <sub>CLR</sub> | Register clear time                                                  |            |                        | 1.3       |     | 2.1 |     | 2.9 | ns |
| $t_{PIA}$        | PIA delay                                                            | (2)        |                        | 1.0       |     | 1.7 |     | 2.3 | ns |
| $t_{LPA}$        | Low-power adder                                                      | (5)        |                        | 3.5       |     | 4.0 |     | 5.0 | ns |

| Table 2           | Table 20. EPM3128A External Timing Parameters Note (1) |                   |       |     |       |       |      |      |      |
|-------------------|--------------------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------|
| Symbol            | Parameter                                              | Conditions        |       |     | Speed | Grade |      |      | Unit |
|                   |                                                        |                   | -     | 5   | _     | 7     |      | 10   |      |
|                   |                                                        |                   | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non–<br>registered output                     | C1 = 35 pF<br>(2) |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output                 | C1 = 35 pF<br>(2) |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>SU</sub>   | Global clock setup time                                | (2)               | 3.3   |     | 4.9   |       | 6.6  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                                 | (2)               | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                           | C1 = 35 pF        | 1.0   | 3.4 | 1.0   | 5.0   | 1.0  | 6.6  | ns   |
| t <sub>CH</sub>   | Global clock high time                                 |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                                  |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                                 | (2)               | 1.8   |     | 2.8   |       | 3.8  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                                  | (2)               | 0.2   |     | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                            | C1 = 35 pF<br>(2) | 1.0   | 4.9 | 1.0   | 7.1   | 1.0  | 9.4  | ns   |
| t <sub>ACH</sub>  | Array clock high time                                  |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                                   |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset               | (3)               | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                            | (2)               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                | (2), (4)          | 192.3 |     | 129.9 |       | 98.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                             | (2)               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |

| Table 20          | Table 20. EPM3128A External Timing Parameters Note (1) |            |                         |           |  |  |  |     |  |
|-------------------|--------------------------------------------------------|------------|-------------------------|-----------|--|--|--|-----|--|
| Symbol            | Parameter                                              | Conditions | Speed Grade Unit        |           |  |  |  |     |  |
|                   |                                                        |            | -                       | -5 -7 -10 |  |  |  |     |  |
|                   |                                                        |            | Min Max Min Max Min Max |           |  |  |  |     |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                 | (2), (4)   | 192.3 129.9 98.0 MH     |           |  |  |  | MHz |  |

| Table 2           | Table 21. EPM3128A Internal Timing Parameters (Part 1 of 2) Note (1)                      |            |     |     |       |       |     |      |      |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|
| Symbol            | Parameter                                                                                 | Conditions |     |     | Speed | Grade |     |      | Unit |
|                   |                                                                                           |            | _   | ·5  | -     | -7    | -10 |      |      |
|                   |                                                                                           |            | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.7 |       | 1.0   |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.7 |       | 1.0   |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 2.0 |       | 2.9   |     | 3.8  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.4 |       | 0.7   |     | 0.9  | ns   |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 1.6 |       | 2.4   |     | 3.1  | ns   |
| $t_{LAC}$         | Logic control array delay                                                                 |            |     | 0.7 |       | 1.0   |     | 1.3  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$              | C1 = 35 pF |     | 0.8 |       | 1.2   |     | 1.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF |     | 1.3 |       | 1.7   |     | 2.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.8 |       | 6.2   |     | 6.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |

| Table 23.         | Table 23. EPM3256A Internal Timing Parameters (Part 2 of 2) Note (1)               |            |     |        |       |       |    |  |  |
|-------------------|------------------------------------------------------------------------------------|------------|-----|--------|-------|-------|----|--|--|
| Symbol            | Parameter                                                                          | Conditions |     | Speed  | Grade | Grade |    |  |  |
|                   |                                                                                    |            | -   | -7 -10 |       |       |    |  |  |
|                   |                                                                                    |            | Min | Max    | Min   | Max   |    |  |  |
| $t_{ZX3}$         | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 9.0    |       | 10.0  | ns |  |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                        | C1 = 5 pF  |     | 4.0    |       | 5.0   | ns |  |  |
| t <sub>SU</sub>   | Register setup time                                                                |            | 2.1 |        | 2.9   |       | ns |  |  |
| $t_H$             | Register hold time                                                                 |            | 0.9 |        | 1.2   |       | ns |  |  |
| t <sub>RD</sub>   | Register delay                                                                     |            |     | 1.2    |       | 1.6   | ns |  |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |     | 0.8    |       | 1.2   | ns |  |  |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |     | 1.6    |       | 2.1   | ns |  |  |
| t <sub>EN</sub>   | Register enable time                                                               |            |     | 1.0    |       | 1.3   | ns |  |  |
| t <sub>GLOB</sub> | Global control delay                                                               |            |     | 1.5    |       | 2.0   | ns |  |  |
| t <sub>PRE</sub>  | Register preset time                                                               |            |     | 2.3    |       | 3.0   | ns |  |  |
| t <sub>CLR</sub>  | Register clear time                                                                |            |     | 2.3    |       | 3.0   | ns |  |  |
| $t_{PIA}$         | PIA delay                                                                          | (2)        |     | 2.4    |       | 3.2   | ns |  |  |
| $t_{LPA}$         | Low-power adder                                                                    | (5)        |     | 4.0    |       | 5.0   | ns |  |  |

| Table 24.        | Table 24. EPM3512A External Timing Parameters Note (1) |                |     |     |      |      |    |  |
|------------------|--------------------------------------------------------|----------------|-----|-----|------|------|----|--|
| Symbol           | Parameter                                              | Conditions     |     |     | Unit |      |    |  |
|                  |                                                        |                | -   | 7   |      | 10   |    |  |
|                  |                                                        |                | Min | Max | Min  | Max  |    |  |
| t <sub>PD1</sub> | Input to non-registered output                         | C1 = 35 pF (2) |     | 7.5 |      | 10.0 | ns |  |
| t <sub>PD2</sub> | I/O input to non-registered output                     | C1 = 35 pF (2) |     | 7.5 |      | 10.0 | ns |  |
| t <sub>SU</sub>  | Global clock setup time                                | (2)            | 5.6 |     | 7.6  |      | ns |  |
| t <sub>H</sub>   | Global clock hold time                                 | (2)            | 0.0 |     | 0.0  |      | ns |  |
| t <sub>FSU</sub> | Global clock setup time of fast input                  |                | 3.0 |     | 3.0  |      | ns |  |
| t <sub>FH</sub>  | Global clock hold time of fast input                   |                | 0.0 |     | 0.0  |      | ns |  |
| t <sub>CO1</sub> | Global clock to output delay                           | C1 = 35 pF     | 1.0 | 4.7 | 1.0  | 6.3  | ns |  |
| t <sub>CH</sub>  | Global clock high time                                 |                | 3.0 |     | 4.0  |      | ns |  |
| t <sub>CL</sub>  | Global clock low time                                  |                | 3.0 |     | 4.0  |      | ns |  |
| t <sub>ASU</sub> | Array clock setup time                                 | (2)            | 2.5 |     | 3.5  |      | ns |  |

| Symbol            | Parameter                                | Conditions     |       | Speed | Grade |      | Unit |
|-------------------|------------------------------------------|----------------|-------|-------|-------|------|------|
|                   |                                          |                | -     | 7     | -10   |      |      |
|                   |                                          |                | Min   | Max   | Min   | Max  |      |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.2   |       | 0.3   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0   | 7.8   | 1.0   | 10.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |       | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0   |       | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |       | 8.6   |       | 11.5 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 116.3 |       | 87.0  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |       | 8.6   |       | 11.5 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 116.3 |       | 87.0  |      | MHz  |

| Table 25.         | Table 25. EPM3512A Internal Timing Parameters (Part 1 of 2) Note (1)        |            |     |             |     |     |    |  |  |
|-------------------|-----------------------------------------------------------------------------|------------|-----|-------------|-----|-----|----|--|--|
| Symbol            | Parameter                                                                   | Conditions |     | Speed Grade |     |     |    |  |  |
|                   |                                                                             |            |     | -7          |     | 10  |    |  |  |
|                   |                                                                             |            | Min | Max         | Min | Max |    |  |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                  |            |     | 0.7         |     | 0.9 | ns |  |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                              |            |     | 0.7         |     | 0.9 | ns |  |  |
| t <sub>FIN</sub>  | Fast input delay                                                            |            |     | 3.1         |     | 3.6 | ns |  |  |
| t <sub>SEXP</sub> | Shared expander delay                                                       |            |     | 2.7         |     | 3.5 | ns |  |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                     |            |     | 0.4         |     | 0.5 | ns |  |  |
| $t_{LAD}$         | Logic array delay                                                           |            |     | 2.2         |     | 2.8 | ns |  |  |
| t <sub>LAC</sub>  | Logic control array delay                                                   |            |     | 1.0         |     | 1.3 | ns |  |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                |            |     | 0.0         |     | 0.0 | ns |  |  |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF |     | 1.0         |     | 1.5 | ns |  |  |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF |     | 1.5         |     | 2.0 | ns |  |  |

# Power Consumption

Supply power (P) versus frequency (f<sub>MAX</sub>, in MHz) for MAX 3000A devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{\rm IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

 $I_{CCINT} =$ 

$$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$

The parameters in the I<sub>CCINT</sub> equation are:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned

on, as reported in the Quartus II or MAX+PLUS II Report

File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

MC<sub>USED</sub> = Total number of macrocells in the design, as reported in

the RPT File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants (shown in Table 26)

| Table 26. MAX 3000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |
| EPM3032A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3064A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3512A                                               | 0.71 | 0.30 | 0.014 |  |  |  |

The  $I_{CCINT}$  calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16–bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figures 12 and 13 show the typical supply current versus frequency for MAX 3000A devices.

Figure 13.  $I_{CC}$  vs. Frequency for MAX 3000A Devices





Figure 17. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

