# E·XFL

## Intel - EPM3128ATC100-7 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                  |
| Number of Logic Elements/Blocks | 8                                                          |
| Number of Macrocells            | 128                                                        |
| Number of Gates                 | 2500                                                       |
| Number of I/O                   | 80                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 100-TQFP                                                   |
| Supplier Device Package         | 100-TQFP (14x14)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3128atc100-7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## ...and More Features

- PCI compatible
- Bus-friendly architecture including programmable slew-rate control
- Open–drain output option
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power–saving mode for a power reduction of over 50% in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- Programmable security bit for protection of proprietary designs
- Enhanced architectural features, including:
  - 6 or 10 pin- or logic-driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Programmable output slew-rate control
- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third-party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with the Altera master programming unit (MPU), MasterBlaster<sup>TM</sup> communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, BitBlaster<sup>TM</sup> serial download cable as well as programming hardware from third-party manufacturers and any in-circuit tester that supports Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

# General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricated with advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the –4, –5, –6, –7, and –10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.

MAX 3000A devices contain 32 to 512 macrocells, combined into groups of 16 macrocells called logic array blocks (LABs). Each macrocell has a programmable–AND/fixed–OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with shareable expander and high–speed parallel expander product terms to provide up to 32 product terms per macrocell.

MAX 3000A devices provide programmable speed/power optimization. Speed–critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 3000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non–speed–critical signals are switching. The output drivers of all MAX 3000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5–V, 3.3–V, and 5.0-V tolerant, allowing MAX 3000A devices to be used in mixed–voltage systems.

MAX 3000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry–standard PC– and UNIX–workstation–based EDA tools. The software runs on Windows–based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

The MAX 3000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array (PIA)
- I/O control blocks

The MAX 3000A architecture includes four dedicated inputs that can be used as general–purpose inputs or as high–speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 3000A devices.

# Functional Description

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development system software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal mode, which achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 3000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the two global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product–term select matrix allocates product terms to control these operations. Although the product–term–driven preset and clear from the register are active high, active–low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active–low dedicated global clear pin (GCLRn).

All registers are cleared upon power-up. By default, all registered outputs drive low when the device is powered up. You can set the registered outputs to drive high upon power-up through the Quartus<sup>®</sup> II software. Quartus II software uses the NOT Gate Push-Back method, which uses an additional macrocell to set the output high. To set this in the Quartus II software, go to the Assignment Editor and set the **Power-Up Level** assignment for the register to **High**.



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 3000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

## I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri–state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 6 shows the I/O control block for MAX 3000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 3000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

# Programming with External Hardware

MAX 3000A devices can be programmed on Windows–based PCs with an Altera Logic Programmer card, MPU, and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device.

- - For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera software can use text– or waveform–format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary–Scan Support

MAX 3000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1–1990. Table 7 describes the JTAG instructions supported by MAX 3000A devices. The pin-out tables found on the Altera web site (http://www.altera.com) or the *Altera Digital Library* show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 7. MAX 3000A | JTAG Instructions                                                                                                                                                                                                                               |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                     |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                       |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                           |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                     |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                   |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO                                                                                                           |
| ISP Instructions   | These instructions are used when programming MAX 3000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster cable, or when using a Jam STAPL file, JBC file, or SVF file via an embedded processor or test equipment |

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary–scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary–Scan Register Length |                               |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                           | Boundary–Scan Register Length |  |  |  |  |  |
| EPM3032A                                         | 96                            |  |  |  |  |  |
| EPM3064A                                         | 192                           |  |  |  |  |  |
| EPM3128A                                         | 288                           |  |  |  |  |  |
| EPM3256A                                         | 480                           |  |  |  |  |  |
| EPM3512A                                         | 624                           |  |  |  |  |  |

| Table 9. 32-Bit MAX 3000A Device IDCODE Value       Note (1) |                     |                       |                                      |                         |  |  |  |  |  |  |
|--------------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|--|
| Device                                                       |                     | IDCODE (32 bits)      |                                      |                         |  |  |  |  |  |  |
|                                                              | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |  |
| EPM3032A                                                     | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM3064A                                                     | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM3128A                                                     | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM3256A                                                     | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM3512A                                                     | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See *Application Note* 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.

# Programmable Speed/Power Control

MAX 3000A devices offer a power–saving mode that supports low-power operation across user–defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 3000A device for either high–speed or low–power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{EN}$ ,  $t_{CPPW}$  and  $t_{SEXP}$  parameters.

# Output Configuration

MAX 3000A device outputs can be programmed to meet a variety of system–level requirements.

## MultiVolt I/O Interface

The MAX 3000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 3000A devices to connect to systems with differing supply voltages. MAX 3000A devices in all packages can be set for 2.5–V, 3.3–V, or 5.0–V I/O pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3–V or 2.5–V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5–V power supply, the output levels are compatible with 2.5–V systems. When the VCCIO pins are connected to a 3.3–V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0–V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5–V, 3.3–V, or 5.0–V signals.

Table 11 summarizes the MAX 3000A MultiVolt I/O support.

| Table 11. MAX 3000A MultiVolt I/O Support |                  |              |              |                                                          |              |              |  |     |
|-------------------------------------------|------------------|--------------|--------------|----------------------------------------------------------|--------------|--------------|--|-----|
| V <sub>CCIO</sub> Voltage                 | Input Signal (V) |              |              | V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal |              |              |  | (V) |
|                                           | 2.5              | 3.3          | 5.0          | 2.5                                                      | 3.3          | 5.0          |  |     |
| 2.5                                       | $\checkmark$     | $\checkmark$ | $\checkmark$ | $\checkmark$                                             |              |              |  |     |
| 3.3                                       | $\checkmark$     | $\checkmark$ | $\checkmark$ | $\checkmark$                                             | $\checkmark$ | $\checkmark$ |  |     |

#### Note:

When V<sub>CCIO</sub> is 3.3 V, a MAX 3000A device can drive a 2.5–V device that has 3.3–V tolerant inputs.

#### Figure 8. MAX 3000A AC Test Conditions



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 1          | able 12. MAX 3000A Device Absolute Maximum Ratings       Note (1) |                                    |      |      |      |  |  |
|------------------|-------------------------------------------------------------------|------------------------------------|------|------|------|--|--|
| Symbol           | Parameter                                                         | Conditions                         | Min  | Max  | Unit |  |  |
| V <sub>CC</sub>  | Supply voltage                                                    | With respect to ground (2)         | -0.5 | 4.6  | V    |  |  |
| VI               | DC input voltage                                                  |                                    | -2.0 | 5.75 | V    |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                        |                                    | -25  | 25   | mA   |  |  |
| T <sub>STG</sub> | Storage temperature                                               | No bias                            | -65  | 150  | °C   |  |  |
| T <sub>A</sub>   | Ambient temperature                                               | Under bias                         | -65  | 135  | °C   |  |  |
| TJ               | Junction temperature                                              | PQFP and TQFP packages, under bias |      | 135  | °C   |  |  |



Figure 9. Output Drive Characteristics of MAX 3000A Devices

# Power Sequencing & Hot–Socketing

Because MAX 3000A devices can be used in a mixed–voltage environment, they have been designed specifically to tolerate any possible power–up sequence. The V<sub>CCIO</sub> and V<sub>CCINT</sub> power planes can be powered in any order.

Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user.

# **Timing Model**

MAX 3000A device timing can be analyzed with the Altera software, with a variety of popular industry–standard EDA simulators and timing analyzers, or with the timing model shown in Figure 10. MAX 3000A devices have predictable internal delays that enable the designer to determine the worst–case timing of any design. The software provides timing simulation, point–to–point delay prediction, and detailed timing analysis for device–wide performance evaluation.



Figure 10. MAX 3000A Timing Model

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin–to–pin timing delays, can be calculated as the sum of internal parameters. Figure 11 shows the timing relationship between internal and external delay parameters.

#### Figure 11. MAX 3000A Switching Waveforms



| Symbol            | Parameter                                                                                   | Conditions |     | Speed Grade |     |     |     |      |    |  |
|-------------------|---------------------------------------------------------------------------------------------|------------|-----|-------------|-----|-----|-----|------|----|--|
|                   |                                                                                             |            | -   | -4          | -   | -7  | -   | 10   |    |  |
|                   |                                                                                             |            | Min | Max         | Min | Max | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |            |     | 0.7         |     | 1.2 |     | 1.5  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |            |     | 0.7         |     | 1.2 |     | 1.5  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |            |     | 1.9         |     | 3.1 |     | 4.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |            |     | 0.5         |     | 0.8 |     | 1.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                                                                           |            |     | 1.5         |     | 2.5 |     | 3.3  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |            |     | 0.6         |     | 1.0 |     | 1.2  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |            |     | 0.0         |     | 0.0 |     | 0.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF |     | 0.8         |     | 1.3 |     | 1.8  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$                  | C1 = 35 pF |     | 1.3         |     | 1.8 |     | 2.3  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |     | 5.8         |     | 6.3 |     | 6.8  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF |     | 4.0         |     | 4.0 |     | 5.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF |     | 4.5         |     | 4.5 |     | 5.5  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$  | C1 = 35 pF |     | 9.0         |     | 9.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF  |     | 4.0         |     | 4.0 |     | 5.0  | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                         |            | 1.3 |             | 2.0 |     | 2.8 |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                          |            | 0.6 |             | 1.0 |     | 1.3 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                              |            |     | 0.7         |     | 1.2 |     | 1.5  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |            |     | 0.6         |     | 1.0 |     | 1.3  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                           |            |     | 1.2         |     | 2.0 |     | 2.5  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                                        |            |     | 0.6         |     | 1.0 |     | 1.2  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                                        |            |     | 0.8         |     | 1.3 |     | 1.9  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                                        |            |     | 1.2         |     | 1.9 |     | 2.6  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                         |            |     | 1.2         |     | 1.9 |     | 2.6  | ns |  |

| Symbol            | Parameter                                                                                   | Conditions |     |             | Snood | Grado |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------------|------------|-----|-------------|-------|-------|-----|------|------|
| Symbol            | Falailletei                                                                                 | Conuntions |     | Speed diade |       |       |     |      | Unit |
|                   |                                                                                             |            |     | -4          | -     | -7    | -   | 10   |      |
|                   |                                                                                             |            | Min | Max         | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |            |     | 0.6         |       | 1.1   |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |            |     | 0.6         |       | 1.1   |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |            |     | 1.8         |       | 3.0   |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |            |     | 0.4         |       | 0.7   |     | 0.9  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |            |     | 1.5         |       | 2.5   |     | 3.2  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |            |     | 0.6         |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |            |     | 0.0         |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V           | C1 = 35 pF |     | 0.8         |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF |     | 1.3         |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |     | 5.8         |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF |     | 4.0         |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF |     | 4.5         |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V    | C1 = 35 pF |     | 9.0         |       | 9.0   |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF  |     | 4.0         |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |            | 1.3 |             | 2.0   |       | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |            | 0.6 |             | 1.0   |       | 1.3 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |            |     | 0.7         |       | 1.2   |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |            |     | 0.6         |       | 0.9   |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                           |            |     | 1.2         |       | 1.9   |     | 2.5  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                        |            |     | 0.6         |       | 1.0   |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                        |            |     | 1.0         |       | 1.5   |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                        |            |     | 1.3         |       | 2.1   |     | 2.9  | ns   |

#### MAX 3000A Programmable Logic Device Family Data Sheet

| Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2)       Note (1) |                     |            |     |             |       |     |     |     |    |
|----------------------------------------------------------------------------|---------------------|------------|-----|-------------|-------|-----|-----|-----|----|
| Symbol                                                                     | Parameter           | Conditions |     | Speed Grade |       |     |     |     |    |
|                                                                            |                     |            | -4  |             | -4 -7 |     | -10 |     |    |
|                                                                            |                     |            | Min | Max         | Min   | Max | Min | Max |    |
| t <sub>CLR</sub>                                                           | Register clear time |            |     | 1.3         |       | 2.1 |     | 2.9 | ns |
| t <sub>PIA</sub>                                                           | PIA delay           | (2)        |     | 1.0         |       | 1.7 |     | 2.3 | ns |
| t <sub>LPA</sub>                                                           | Low-power adder     | (5)        |     | 3.5         |       | 4.0 |     | 5.0 | ns |

 Table 20. EPM3128A External Timing Parameters
 Note (1)

| Symbol            | Parameter                                | Conditions               |       | Speed Grade |       |     |      |      |     |
|-------------------|------------------------------------------|--------------------------|-------|-------------|-------|-----|------|------|-----|
|                   |                                          |                          | _     | 5           | -     | 7   |      | 10   |     |
|                   |                                          |                          | Min   | Max         | Min   | Max | Min  | Max  |     |
| t <sub>PD1</sub>  | Input to non–<br>registered output       | C1 = 35 pF<br><i>(2)</i> |       | 5.0         |       | 7.5 |      | 10   | ns  |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br><i>(2)</i> |       | 5.0         |       | 7.5 |      | 10   | ns  |
| t <sub>SU</sub>   | Global clock setup<br>time               | (2)                      | 3.3   |             | 4.9   |     | 6.6  |      | ns  |
| t <sub>H</sub>    | Global clock hold time                   | (2)                      | 0.0   |             | 0.0   |     | 0.0  |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF               | 1.0   | 3.4         | 1.0   | 5.0 | 1.0  | 6.6  | ns  |
| t <sub>CH</sub>   | Global clock high time                   |                          | 2.0   |             | 3.0   |     | 4.0  |      | ns  |
| t <sub>CL</sub>   | Global clock low time                    |                          | 2.0   |             | 3.0   |     | 4.0  |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)                      | 1.8   |             | 2.8   |     | 3.8  |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                    | (2)                      | 0.2   |             | 0.3   |     | 0.4  |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br><i>(2)</i> | 1.0   | 4.9         | 1.0   | 7.1 | 1.0  | 9.4  | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                          | 2.0   |             | 3.0   |     | 4.0  |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                          | 2.0   |             | 3.0   |     | 4.0  |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                      | 2.0   |             | 3.0   |     | 4.0  |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock<br>period           | (2)                      |       | 5.2         |       | 7.7 |      | 10.2 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)                 | 192.3 |             | 129.9 |     | 98.0 |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)                      |       | 5.2         |       | 7.7 |      | 10.2 | ns  |

| Table 24. EPM3512A External Timing Parameters         Note (1) |                                             |                       |       |             |      |      |      |
|----------------------------------------------------------------|---------------------------------------------|-----------------------|-------|-------------|------|------|------|
| Symbol                                                         | Parameter                                   | Conditions            |       | Speed Grade |      |      | Unit |
|                                                                |                                             |                       | -     | 7           | -1   | 10   |      |
|                                                                |                                             |                       | Min   | Max         | Min  | Max  |      |
| t <sub>AH</sub>                                                | Array clock hold time                       | (2)                   | 0.2   |             | 0.3  |      | ns   |
| t <sub>ACO1</sub>                                              | Array clock to output delay                 | C1 = 35 pF <i>(2)</i> | 1.0   | 7.8         | 1.0  | 10.4 | ns   |
| t <sub>ACH</sub>                                               | Array clock high time                       |                       | 3.0   |             | 4.0  |      | ns   |
| t <sub>ACL</sub>                                               | Array clock low time                        |                       | 3.0   |             | 4.0  |      | ns   |
| t <sub>CPPW</sub>                                              | Minimum pulse width for clear<br>and preset | (3)                   | 3.0   |             | 4.0  |      | ns   |
| t <sub>CNT</sub>                                               | Minimum global clock period                 | (2)                   |       | 8.6         |      | 11.5 | ns   |
| f <sub>CNT</sub>                                               | Maximum internal global clock<br>frequency  | (2), (4)              | 116.3 |             | 87.0 |      | MHz  |
| t <sub>ACNT</sub>                                              | Minimum array clock period                  | (2)                   |       | 8.6         |      | 11.5 | ns   |
| f <sub>ACNT</sub>                                              | Maximum internal array clock<br>frequency   | (2), (4)              | 116.3 |             | 87.0 |      | MHz  |

| Table 25. EPM3512A Internal Timing Parameters (Part 1 of 2) | Note (1) |  |
|-------------------------------------------------------------|----------|--|
|                                                             |          |  |

| Symbol            | Parameter                                                                  | Conditions | Speed Grade |     |     |     | Unit |
|-------------------|----------------------------------------------------------------------------|------------|-------------|-----|-----|-----|------|
|                   |                                                                            |            | -7          |     | -10 |     |      |
|                   |                                                                            |            | Min         | Max | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                 |            |             | 0.7 |     | 0.9 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                             |            |             | 0.7 |     | 0.9 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                           |            |             | 3.1 |     | 3.6 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                      |            |             | 2.7 |     | 3.5 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                    |            |             | 0.4 |     | 0.5 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                          |            |             | 2.2 |     | 2.8 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                  |            |             | 1.0 |     | 1.3 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                               |            |             | 0.0 |     | 0.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$ | C1 = 35 pF |             | 1.0 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$ | C1 = 35 pF |             | 1.5 |     | 2.0 | ns   |

# Device Pin–Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin–out information.

Figures 14 through 18 show the package pin–out diagrams for MAX 3000A devices.



Package outlines not drawn to scale.



Figure 15. 100–Pin TQFP Package Pin–Out Diagram

Package outline not drawn to scale.



Figure 16. 144–Pin TQFP Package Pin–Out Diagram

Package outline not drawn to scale.



## Figure 17. 208–Pin PQFP Package Pin–Out Diagram

Package outline not drawn to scale.



#### Version 3.3

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 14 and "Programming Times" on page 14

## Version 3.2

The following change were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.2:

■ Updated the EPM3512 I<sub>CC</sub> versus frequency graph in Figure 13.

## Version 3.1

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.1:

- Updated timing information in Table 1 for the EPM3256A device.
- Updated *Note (10)* of Table 15.

## Version 3.0

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.0:

- Added EPM3512A device.
- Updated Tables 2 and 3.

101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_reg@altera.com

Copyright © 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no recordinitions likely regions out of the service and services at any time of empirison products or service and services.

responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services

