



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 10 ns                                                       |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 16                                                          |
| Number of Macrocells            | 256                                                         |
| Number of Gates                 | 5000                                                        |
| Number of I/O                   | 161                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 256-BGA                                                     |
| Supplier Device Package         | 256-FBGA (17x17)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3256afc256-10 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ...and More Features

- PCI compatible
- Bus-friendly architecture including programmable slew-rate control
- Open–drain output option
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power–saving mode for a power reduction of over 50% in each macrocell
- Configurable expander product–term distribution, allowing up to 32 product terms per macrocell
- Programmable security bit for protection of proprietary designs
- Enhanced architectural features, including:
  - 6 or 10 pin– or logic–driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Programmable output slew–rate control
- Software design support and automatic place—and—route provided by Altera's development systems for Windows—based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with the Altera master programming unit (MPU), MasterBlaster<sup>TM</sup> communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, BitBlaster<sup>TM</sup> serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

# General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricated with advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the -4, -5, -6, -7, and -10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.

| Table 2. MAX | Table 2. MAX 3000A Speed Grades |    |             |    |     |  |  |  |  |
|--------------|---------------------------------|----|-------------|----|-----|--|--|--|--|
| Device       |                                 |    | Speed Grade | 1  |     |  |  |  |  |
|              | -4                              | -5 | -6          | -7 | -10 |  |  |  |  |
| EPM3032A     | ✓                               |    |             | ✓  | ✓   |  |  |  |  |
| EPM3064A     | ✓                               |    |             | ✓  | ✓   |  |  |  |  |
| EPM3128A     |                                 | ✓  |             | ✓  | ✓   |  |  |  |  |
| EPM3256A     |                                 |    |             | ✓  | ✓   |  |  |  |  |
| EPM3512A     |                                 |    |             | ✓  | ✓   |  |  |  |  |

The MAX 3000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high–density small-scale integration (SSI), medium-scale integration (MSI), and large-scale integration (LSI) logic functions. The MAX 3000A architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 3000A devices are available in a wide range of packages, including PLCC, PQFP, and TQFP packages. See Table 3.

| Table 3. MAX | 3000A Max      | Note (1)       | )               |                 |                 |                            |
|--------------|----------------|----------------|-----------------|-----------------|-----------------|----------------------------|
| Device       | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA |
| EPM3032A     | 34             | 34             |                 |                 |                 |                            |
| EPM3064A     | 34             | 34             | 66              |                 |                 |                            |
| EPM3128A     |                |                | 80              | 96              |                 | 98                         |
| EPM3256A     |                |                |                 | 116             | 158             | 161                        |
| EPM3512A     |                |                |                 |                 | 172             | 208                        |

#### Note:

(1) When the IEEE Std. 1149.1 (JTAG) interface is used for in–system programming or boundary–scan testing, four I/O pins become JTAG pins.

MAX 3000A devices use CMOS EEPROM cells to implement logic functions. The user–configurable MAX 3000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debugging cycles, and can be programmed and erased up to 100 times.

#### Macrocells

MAX 3000A macrocells can be individually configured for either sequential or combinatorial logic operation. Macrocells consist of three functional blocks: logic array, product–term select matrix, and programmable register. Figure 2 shows a MAX 3000A macrocell.

Figure 2. MAX 3000A Macrocell



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product–term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product–term allocation according to the logic requirements of the design.

Figure 4. MAX 3000A Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



# **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 3000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 5. MAX 3000A PIA Routing



While the routing delays of channel–based routing schemes in masked or FPGAs are cumulative, variable, and path–dependent, the MAX 3000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

## I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri–state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}.$  Figure 6 shows the I/O control block for MAX 3000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.



Figure 6. I/O Control Block of MAX 3000A Devices

#### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

When the tri–state buffer control is connected to ground, the output is tri-stated (high impedance), and the  $\rm I/O$  pin can be used as a dedicated input. When the tri–state buffer control is connected to  $\rm V_{CC}$ , the output is enabled.

The MAX 3000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

The programming times described in Tables 4 through 6 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 4. MAX 3000A t <sub>PU</sub> | Table 4. MAX 3000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                       |                         |                       |  |  |  |  |  |  |  |
|------------------------------------|---------------------------------------------------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|--|--|--|
| Device                             | Progra                                                              | ımming                | Stand-Alone             | Verification          |  |  |  |  |  |  |  |
|                                    | t <sub>PPULSE</sub> (s)                                             | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |  |  |  |
| EPM3032A                           | 2.00                                                                | 55,000                | 0.002                   | 18,000                |  |  |  |  |  |  |  |
| EPM3064A                           | 2.00                                                                | 105,000               | 0.002                   | 35,000                |  |  |  |  |  |  |  |
| EPM3128A                           | 2.00                                                                | 205,000               | 0.002                   | 68,000                |  |  |  |  |  |  |  |
| EPM3256A                           | 2.00                                                                | 447,000               | 0.002                   | 149,000               |  |  |  |  |  |  |  |
| EPM3512A                           | 2.00                                                                | 890,000               | 0.002                   | 297,000               |  |  |  |  |  |  |  |

Tables 5 and 6 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 5. MAX 3000A In-System Programming Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |
|-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                              |        |       |       | 1     | TCK     |         |         |        | Units |
|                                                                                     | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM3032A                                                                            | 2.01   | 2.01  | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S     |
| EPM3064A                                                                            | 2.01   | 2.02  | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | S     |
| EPM3128A                                                                            | 2.02   | 2.04  | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | S     |
| EPM3256A                                                                            | 2.05   | 2.09  | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | S     |
| EPM3512A                                                                            | 2.09   | 2.18  | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | s     |

| Table 6. MAX 3000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |
|----------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                                 |        |       |       | 1     | TCK     |         |         |        | Units |
|                                                                                        | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM3032A                                                                               | 0.00   | 0.01  | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S     |
| EPM3064A                                                                               | 0.01   | 0.01  | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | S     |
| EPM3128A                                                                               | 0.01   | 0.02  | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | S     |
| EPM3256A                                                                               | 0.02   | 0.03  | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S     |
| EPM3512A                                                                               | 0.03   | 0.06  | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S     |

| Symbol             | Parameter                                           | Conditions            | Min  | Max               | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |
| -                  | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7               | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |
| V <sub>I</sub>     | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |
| V <sub>O</sub>     | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range      | 0    | 70                | ° C  |
|                    |                                                     | Industrial range      | -40  | 85                | ° C  |
| T <sub>J</sub>     | Junction temperature                                | Commercial range      | 0    | 90                | ° C  |
|                    |                                                     | Industrial range (11) | -40  | 105               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                       |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                       |      | 40                | ns   |

| Table 1          | 4. MAX 3000A Device DC Opera                                                          | ating Conditions Note (4)                                          |                         |      |      |
|------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------|------|------|
| Symbol           | Parameter                                                                             | Conditions                                                         | Min                     | Max  | Unit |
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                    | 1.7                     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                    | -0.5                    | 0.8  | V    |
| V <sub>OH</sub>  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$        | 2.4                     |      | V    |
|                  | 3.3–V high–level CMOS output voltage                                                  | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$      | V <sub>CCIO</sub> - 0.2 |      | V    |
|                  | 2.5-V high-level output voltage                                                       | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (5)$                    | 2.1                     |      | ٧    |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$        | 2.0                     |      | V    |
|                  |                                                                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$        | 1.7                     |      | ٧    |
| $V_{OL}$         | 3.3-V low-level TTL output voltage                                                    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i>   |                         | 0.4  | V    |
|                  | 3.3–V low–level CMOS output voltage                                                   | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (6)$       |                         | 0.2  | V    |
|                  | 2.5-V low-level output voltage                                                        | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V <i>(6)</i> |                         | 0.2  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (6)          |                         | 0.4  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (6)          |                         | 0.7  | ٧    |
| II               | Input leakage current                                                                 | V <sub>I</sub> = -0.5 to 5.5 V (7)                                 | -10                     | 10   | μА   |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                    | V <sub>I</sub> = -0.5 to 5.5 V (7)                                 | -10                     | 10   | μА   |
| R <sub>ISP</sub> | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                               | 20                      | 74   | kΩ   |

| Table 1          | Table 15. MAX 3000A Device Capacitance   Note (9) |                                     |  |   |    |  |  |  |  |
|------------------|---------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|
| Symbol           | Parameter                                         | Parameter Conditions Min Max Unit   |  |   |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                               | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high–level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low–level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 µA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample–tested only. The OE1 pin (high–voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100  $\mu$ s. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for  $-40^{\circ}$  to  $100^{\circ}$  C. For in-system programming support between  $-40^{\circ}$  and  $0^{\circ}$  C, contact Altera Applications.

Figure 9 shows the typical output drive characteristics of MAX 3000A devices.

Tables 16 through 23 show EPM3032A, EPM3064A, EPM3128A, EPM3256A, and EPM3512A timing information.

|                   | 6. EPM3032A External 1                   | ,<br>             |       | Note (1) |       | •     |       |     | T    |
|-------------------|------------------------------------------|-------------------|-------|----------|-------|-------|-------|-----|------|
| Symbol            | Parameter                                | Conditions        |       |          | Speed | Grade | 1     |     | Unit |
|                   |                                          |                   | _     | 4        | _     | 7     | -1    | 10  |      |
|                   |                                          |                   | Min   | Max      | Min   | Max   | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5   |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 4.5      |       | 7.5   |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 2.9   |          | 4.7   |       | 6.3   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |          | 0.0   |       | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.0      | 1.0   | 5.0   | 1.0   | 6.7 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.6   |          | 2.5   |       | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.3   |          | 0.5   |       | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.3      | 1.0   | 7.2   | 1.0   | 9.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |          | 3.0   |       | 4.0   |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 4.4      |       | 7.2   |       | 9.7 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 227.3 |          | 138.9 |       | 103.1 |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 4.4      |       | 7.2   |       | 9.7 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 227.3 |          | 138.9 |       | 103.1 |     | MHz  |

| Table 17         | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2) Note (1) |            |     |             |     |     |     |     |    |  |
|------------------|----------------------------------------------------------------------|------------|-----|-------------|-----|-----|-----|-----|----|--|
| Symbol           | Parameter                                                            | Conditions |     | Speed Grade |     |     |     |     |    |  |
|                  |                                                                      |            | -4  |             | -7  |     | -10 |     |    |  |
|                  |                                                                      |            | Min | Max         | Min | Max | Min | Max |    |  |
| t <sub>PIA</sub> | PIA delay                                                            | (2)        |     | 0.9         |     | 1.5 |     | 2.1 | ns |  |
| $t_{LPA}$        | Low-power adder                                                      | (5)        |     | 2.5         |     | 4.0 |     | 5.0 | ns |  |

| Table 18          | 3. EPM3064A External Timin               | g Parameters          | Note ( | 1)  |       |       |       |      |      |
|-------------------|------------------------------------------|-----------------------|--------|-----|-------|-------|-------|------|------|
| Symbol            | Parameter                                | Conditions            |        |     | Speed | Grade |       |      | Unit |
|                   |                                          |                       | _      | 4   | -7    |       | -10   |      |      |
|                   |                                          |                       | Min    | Max | Min   | Max   | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non–registered output           | C1 = 35 pF (2)        |        | 4.5 |       | 7.5   |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF <i>(2)</i> |        | 4.5 |       | 7.5   |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)                   | 2.8    |     | 4.7   |       | 6.2   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)                   | 0.0    |     | 0.0   |       | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF            | 1.0    | 3.1 | 1.0   | 5.1   | 1.0   | 7.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)                   | 1.6    |     | 2.6   |       | 3.6   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)                   | 0.3    |     | 0.4   |       | 0.6   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2)        | 1.0    | 4.3 | 1.0   | 7.2   | 1.0   | 9.6  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                   | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)                   |        | 4.5 |       | 7.4   |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)              | 222.2  |     | 135.1 |       | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)                   |        | 4.5 |       | 7.4   |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)              | 222.2  |     | 135.1 |       | 100.0 |      | MHz  |

| Symbol            | Parameter                                                                                 | Conditions | Speed Grade |     |     |     |     |      | Unit |
|-------------------|-------------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|------|------|
|                   |                                                                                           |            | _           | 4   | -7  |     | -10 |      |      |
|                   |                                                                                           |            | Min         | Max | Min | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |             | 0.6 |     | 1.1 |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |             | 0.6 |     | 1.1 |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |             | 1.8 |     | 3.0 |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |             | 0.4 |     | 0.7 |     | 0.9  | ns   |
| $t_{LAD}$         | Logic array delay                                                                         |            |             | 1.5 |     | 2.5 |     | 3.2  | ns   |
| $t_{LAC}$         | Logic control array delay                                                                 |            |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |             | 0.0 |     | 0.0 |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$              | C1 = 35 pF |             | 0.8 |     | 1.3 |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF |             | 1.3 |     | 1.8 |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |             | 5.8 |     | 6.3 |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$               | C1 = 35 pF |             | 4.5 |     | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |             | 9.0 |     | 9.0 |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF  |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| $t_{SU}$          | Register setup time                                                                       |            | 1.3         |     | 2.0 |     | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |            | 0.6         |     | 1.0 |     | 1.3 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |            |             | 0.7 |     | 1.2 |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |            |             | 0.6 |     | 0.9 |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |            |             | 1.2 |     | 1.9 |     | 2.5  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |            |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |            |             | 1.0 |     | 1.5 |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |            |             | 1.3 |     | 2.1 |     | 2.9  | ns   |

| Table 20          | Table 20. EPM3128A External Timing Parameters Note (1) |            |       |           |       |       |      |     |      |  |
|-------------------|--------------------------------------------------------|------------|-------|-----------|-------|-------|------|-----|------|--|
| Symbol            | Parameter                                              | Conditions |       |           | Speed | Grade |      |     | Unit |  |
|                   |                                                        |            | -     | -5 -7 -10 |       |       | 10   |     |      |  |
|                   |                                                        |            | Min   | Max       | Min   | Max   | Min  | Max |      |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                 | (2), (4)   | 192.3 |           | 129.9 |       | 98.0 |     | MHz  |  |

| Table 2           | 1. EPM3128A Internal Timing                                                               | g Parameters (I | Part 1 of   | <b>2)</b> N | ote (1) |     |     |      |    |
|-------------------|-------------------------------------------------------------------------------------------|-----------------|-------------|-------------|---------|-----|-----|------|----|
| Symbol            | Parameter                                                                                 | Conditions      | Speed Grade |             |         |     |     |      |    |
|                   |                                                                                           |                 | -5          |             | -7      |     | -10 |      |    |
|                   |                                                                                           |                 | Min         | Max         | Min     | Max | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                 |             | 0.7         |         | 1.0 |     | 1.4  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                 |             | 0.7         |         | 1.0 |     | 1.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                 |             | 2.0         |         | 2.9 |     | 3.8  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                 |             | 0.4         |         | 0.7 |     | 0.9  | ns |
| $t_{LAD}$         | Logic array delay                                                                         |                 |             | 1.6         |         | 2.4 |     | 3.1  | ns |
| $t_{LAC}$         | Logic control array delay                                                                 |                 |             | 0.7         |         | 1.0 |     | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |                 |             | 0.0         |         | 0.0 |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$              | C1 = 35 pF      |             | 0.8         |         | 1.2 |     | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF      |             | 1.3         |         | 1.7 |     | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF      |             | 5.8         |         | 6.2 |     | 6.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF      |             | 4.0         |         | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF      |             | 4.5         |         | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF      |             | 9.0         |         | 9.0 |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF       |             | 4.0         |         | 4.0 |     | 5.0  | ns |

| Table 21          | Table 21. EPM3128A Internal Timing Parameters (Part 2 of 2) Note (1) |            |     |     |       |       |     |     |      |  |
|-------------------|----------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------|--|
| Symbol            | Parameter                                                            | Conditions |     |     | Speed | Grade |     |     | Unit |  |
|                   |                                                                      |            | -5  |     | -7    |       | -10 |     |      |  |
|                   |                                                                      |            | Min | Max | Min   | Max   | Min | Max |      |  |
| t <sub>SU</sub>   | Register setup time                                                  |            | 1.4 |     | 2.1   |       | 2.9 |     | ns   |  |
| t <sub>H</sub>    | Register hold time                                                   |            | 0.6 |     | 1.0   |       | 1.3 |     | ns   |  |
| t <sub>RD</sub>   | Register delay                                                       |            |     | 0.8 |       | 1.2   |     | 1.6 | ns   |  |
| t <sub>COMB</sub> | Combinatorial delay                                                  |            |     | 0.5 |       | 0.9   |     | 1.3 | ns   |  |
| t <sub>IC</sub>   | Array clock delay                                                    |            |     | 1.2 |       | 1.7   |     | 2.2 | ns   |  |
| t <sub>EN</sub>   | Register enable time                                                 |            |     | 0.7 |       | 1.0   |     | 1.3 | ns   |  |
| t <sub>GLOB</sub> | Global control delay                                                 |            |     | 1.1 |       | 1.6   |     | 2.0 | ns   |  |
| t <sub>PRE</sub>  | Register preset time                                                 |            |     | 1.4 |       | 2.0   |     | 2.7 | ns   |  |
| t <sub>CLR</sub>  | Register clear time                                                  |            |     | 1.4 |       | 2.0   |     | 2.7 | ns   |  |
| t <sub>PIA</sub>  | PIA delay                                                            | (2)        |     | 1.4 |       | 2.0   |     | 2.6 | ns   |  |
| t <sub>LPA</sub>  | Low-power adder                                                      | (5)        |     | 4.0 |       | 4.0   |     | 5.0 | ns   |  |

| Table 22.         | EPM3256A External Timing                 | Parameters     | Note (1) |      |     |     |    |
|-------------------|------------------------------------------|----------------|----------|------|-----|-----|----|
| Symbol            | Parameter                                | Conditions     |          | Unit |     |     |    |
|                   |                                          |                | =        | -7   |     | -10 |    |
|                   |                                          |                | Min      | Max  | Min | Max |    |
| t <sub>PD1</sub>  | Input to non–registered output           | C1 = 35 pF (2) |          | 7.5  |     | 10  | ns |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF (2) |          | 7.5  |     | 10  | ns |
| t <sub>SU</sub>   | Global clock setup time                  | (2)            | 5.2      |      | 6.9 |     | ns |
| t <sub>H</sub>    | Global clock hold time                   | (2)            | 0.0      |      | 0.0 |     | ns |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     | 1.0      | 4.8  | 1.0 | 6.4 | ns |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0      |      | 4.0 |     | ns |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0      |      | 4.0 |     | ns |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)            | 2.7      |      | 3.6 |     | ns |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.3      |      | 0.5 |     | ns |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0      | 7.3  | 1.0 | 9.7 | ns |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0      |      | 4.0 |     | ns |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0      |      | 4.0 |     | ns |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0      |      | 4.0 |     | ns |

| Symbol            | Parameter                               | Conditions |       | Speed | Grade |      | Unit |
|-------------------|-----------------------------------------|------------|-------|-------|-------|------|------|
|                   |                                         |            | _     | 7     | -10   |      |      |
|                   |                                         |            | Min   | Max   | Min   | Max  |      |
| t <sub>CNT</sub>  | Minimum global clock period             | (2)        |       | 7.9   |       | 10.5 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency | (2), (4)   | 126.6 |       | 95.2  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period              | (2)        |       | 7.9   |       | 10.5 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency  | (2), (4)   | 126.6 |       | 95.2  |      | MHz  |

| Symbol            | Parameter                                                                                 | Conditions |     | Unit |     |     |    |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|------|-----|-----|----|
|                   |                                                                                           |            | -7  |      | -10 |     |    |
|                   |                                                                                           |            | Min | Max  | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.9  |     | 1.2 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.9  |     | 1.2 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 2.8  |     | 3.7 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.5  |     | 0.6 | ns |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 2.2  |     | 2.8 | ns |
| $t_{LAC}$         | Logic control array delay                                                                 |            |     | 1.0  |     | 1.3 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0  |     | 0.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V               | C1 = 35 pF |     | 1.2  |     | 1.6 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V               | C1 = 35 pF |     | 1.7  |     | 2.1 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 6.2  |     | 6.6 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V                | C1 = 35 pF |     | 4.0  |     | 5.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V                | C1 = 35 pF |     | 4.5  |     | 5.5 | ns |

| Symbol            | Parameter                                | Conditions     |       | Speed | Grade |      | Unit |
|-------------------|------------------------------------------|----------------|-------|-------|-------|------|------|
|                   |                                          |                | -7    |       | -10   |      |      |
|                   |                                          |                | Min   | Max   | Min   | Max  |      |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.2   |       | 0.3   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0   | 7.8   | 1.0   | 10.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |       | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0   |       | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |       | 8.6   |       | 11.5 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 116.3 |       | 87.0  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |       | 8.6   |       | 11.5 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 116.3 |       | 87.0  |      | MHz  |

| Table 25.         | EPM3512A Internal Timing Par                                                | ameters (Part 1 | of 2) | Note (1) |     |     |    |
|-------------------|-----------------------------------------------------------------------------|-----------------|-------|----------|-----|-----|----|
| Symbol            | Parameter                                                                   | Conditions      |       | Unit     |     |     |    |
|                   |                                                                             |                 | -7    |          | -10 |     |    |
|                   |                                                                             |                 | Min   | Max      | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                  |                 |       | 0.7      |     | 0.9 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                              |                 |       | 0.7      |     | 0.9 | ns |
| t <sub>FIN</sub>  | Fast input delay                                                            |                 |       | 3.1      |     | 3.6 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                       |                 |       | 2.7      |     | 3.5 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                     |                 |       | 0.4      |     | 0.5 | ns |
| $t_{LAD}$         | Logic array delay                                                           |                 |       | 2.2      |     | 2.8 | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                   |                 |       | 1.0      |     | 1.3 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                |                 |       | 0.0      |     | 0.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF      |       | 1.0      |     | 1.5 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF      |       | 1.5      |     | 2.0 | ns |

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin–out information.

Figures 14 through 18 show the package pin-out diagrams for MAX 3000A devices.

Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 15. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 16. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 17. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.



# Version 3.3

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 14 and "Programming Times" on page 14

### Version 3.2

The following change were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.2:

■ Updated the EPM3512 I<sub>CC</sub> versus frequency graph in Figure 13.

## Version 3.1

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.1:

- Updated timing information in Table 1 for the EPM3256A device.
- Updated *Note (10)* of Table 15.

#### Version 3.0

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.0:

- Added EPM3512A device.
- Updated Tables 2 and 3.

101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_reg@altera.com

Copyright © 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services

LS. EN ISO 9001