



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                  |
| Number of Logic Elements/Blocks | 32                                                         |
| Number of Macrocells            | 512                                                        |
| Number of Gates                 | 10000                                                      |
| Number of I/O                   | 172                                                        |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 208-BFQFP                                                  |
| Supplier Device Package         | 208-PQFP (28x28)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3512aqc208-7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ...and More Features

- PCI compatible
- Bus-friendly architecture including programmable slew-rate control
- Open–drain output option
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power–saving mode for a power reduction of over 50% in each macrocell
- Configurable expander product–term distribution, allowing up to 32 product terms per macrocell
- Programmable security bit for protection of proprietary designs
- Enhanced architectural features, including:
  - 6 or 10 pin– or logic–driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Programmable output slew–rate control
- Software design support and automatic place—and—route provided by Altera's development systems for Windows—based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with the Altera master programming unit (MPU), MasterBlaster<sup>TM</sup> communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, BitBlaster<sup>TM</sup> serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

# General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricated with advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the -4, -5, -6, -7, and -10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.



Figure 1. MAX 3000A Device Block Diagram

#### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

# **Logic Array Blocks**

The MAX 3000A device architecture is based on the linking of high–performance LABs. LABs consist of 16–macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions

### Macrocells

MAX 3000A macrocells can be individually configured for either sequential or combinatorial logic operation. Macrocells consist of three functional blocks: logic array, product–term select matrix, and programmable register. Figure 2 shows a MAX 3000A macrocell.

Figure 2. MAX 3000A Macrocell



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product–term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product–term allocation according to the logic requirements of the design.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 3000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- Check ID. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 3000A Device

The time required to program a single MAX 3000A device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG} = Programming time$   $t_{PPULSE} = Sum of the fixed times to erase, program, and$ 

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 3000A device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time  $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

The programming times described in Tables 4 through 6 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 4. MAX 3000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                         |                       |                         |                       |  |  |  |
|---------------------------------------------------------------------|-------------------------|-----------------------|-------------------------|-----------------------|--|--|--|
| Device                                                              | Progra                  | mming                 | Stand-Alone             | Verification          |  |  |  |
|                                                                     | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |
| EPM3032A                                                            | 2.00                    | 55,000                | 0.002                   | 18,000                |  |  |  |
| EPM3064A                                                            | 2.00                    | 105,000               | 0.002                   | 35,000                |  |  |  |
| EPM3128A                                                            | 2.00                    | 205,000               | 0.002                   | 68,000                |  |  |  |
| EPM3256A                                                            | 2.00                    | 447,000               | 0.002                   | 149,000               |  |  |  |
| EPM3512A                                                            | 2.00                    | 890,000               | 0.002                   | 297,000               |  |  |  |

Tables 5 and 6 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 5. MAX 3000A In-System Programming Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |
|-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                              |        |       |       | 1     | TCK     |         |         |        | Units |
|                                                                                     | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM3032A                                                                            | 2.01   | 2.01  | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S     |
| EPM3064A                                                                            | 2.01   | 2.02  | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | S     |
| EPM3128A                                                                            | 2.02   | 2.04  | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | S     |
| EPM3256A                                                                            | 2.05   | 2.09  | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | S     |
| EPM3512A                                                                            | 2.09   | 2.18  | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | s     |

| Table 6. MAX 3000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |
|----------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
| Device                                                                                 |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |
|                                                                                        | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM3032A                                                                               | 0.00   | 0.01             | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S |
| EPM3064A                                                                               | 0.01   | 0.01             | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | S |
| EPM3128A                                                                               | 0.01   | 0.02             | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | S |
| EPM3256A                                                                               | 0.02   | 0.03             | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S |
| EPM3512A                                                                               | 0.03   | 0.06             | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S |

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary–scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary-Sc | an Register Length            |
|--------------------------------|-------------------------------|
| Device                         | Boundary–Scan Register Length |
| EPM3032A                       | 96                            |
| EPM3064A                       | 192                           |
| EPM3128A                       | 288                           |
| EPM3256A                       | 480                           |
| EPM3512A                       | 624                           |

| Table 9. 32-Bit MAX 3000A Device IDCODE Value Note (1) |                     |                       |                                      |                  |  |  |  |  |  |
|--------------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|
| Device                                                 |                     | IDCODE (32 bits)      |                                      |                  |  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |
| EPM3032A                                               | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |  |
| EPM3064A                                               | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |  |
| EPM3128A                                               | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |  |
| EPM3256A                                               | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |  |
| EPM3512A                                               | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                |  |  |  |  |  |

### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.

## Figure 8. MAX 3000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fastground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 1          | Table 12. MAX 3000A Device Absolute Maximum Ratings Note (1) |                                    |      |      |      |  |  |  |  |  |
|------------------|--------------------------------------------------------------|------------------------------------|------|------|------|--|--|--|--|--|
| Symbol           | Parameter                                                    | Conditions                         | Min  | Max  | Unit |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                               | With respect to ground (2)         | -0.5 | 4.6  | V    |  |  |  |  |  |
| VI               | DC input voltage                                             |                                    | -2.0 | 5.75 | V    |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                   |                                    | -25  | 25   | mA   |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                          | No bias                            | -65  | 150  | ° C  |  |  |  |  |  |
| T <sub>A</sub>   | Ambient temperature                                          | Under bias                         | -65  | 135  | ° C  |  |  |  |  |  |
| $T_{J}$          | Junction temperature                                         | PQFP and TQFP packages, under bias |      | 135  | ° C  |  |  |  |  |  |

| Symbol             | Parameter                                           | Conditions            | Min  | Max               | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |
| 00.0               | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7 V             | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |
| V <sub>I</sub>     | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |
| V <sub>O</sub>     | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range      | 0    | 70                | ° C  |
|                    |                                                     | Industrial range      | -40  | 85                | ° C  |
| T <sub>J</sub>     | Junction temperature                                | Commercial range      | 0    | 90                | ° C  |
|                    |                                                     | Industrial range (11) | -40  | 105               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                       |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                       |      | 40                | ns   |

| Table 1          | 4. MAX 3000A Device DC Opera                                                          | ating Conditions Note (4)                                        |                         |      |      |
|------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------|------|------|
| Symbol           | Parameter                                                                             | Conditions                                                       | Min                     | Max  | Unit |
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                  | 1.7                     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                  | -0.5                    | 0.8  | V    |
| V <sub>OH</sub>  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$      | 2.4                     |      | V    |
|                  | 3.3–V high–level CMOS output voltage                                                  | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$    | V <sub>CCIO</sub> - 0.2 |      | V    |
|                  | 2.5-V high-level output voltage                                                       | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (5)$                  | 2.1                     |      | ٧    |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 2.0                     |      | V    |
|                  |                                                                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$      | 1.7                     |      | ٧    |
| $V_{OL}$         | 3.3-V low-level TTL output voltage                                                    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(6)</i> |                         | 0.4  | V    |
|                  | 3.3–V low–level CMOS output voltage                                                   | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (6)$     |                         | 0.2  | V    |
|                  | 2.5-V low-level output voltage                                                        | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V (6)      |                         | 0.2  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.4  | V    |
|                  |                                                                                       | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (6)        |                         | 0.7  | ٧    |
| II               | Input leakage current                                                                 | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                    | V <sub>I</sub> = -0.5 to 5.5 V (7)                               | -10                     | 10   | μА   |
| R <sub>ISP</sub> | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                             | 20                      | 74   | kΩ   |

 $V_{CCINT} = 3.3 V$ 

V<sub>CCIO</sub> = 2.5 V

Temperature = 25 °C

150  $I_{OL}$ 100 Typical I<sub>O</sub>  $V_{CCINT} = 3.3 V$ Output  $V_{CCIO} = 3.3 V$ Current (mA) Temperature = 25 °C 50  $I_{OH}$ 2 V<sub>O</sub> Output Voltage (V) 2.5 V 150  $I_{OL}$ 

Figure 9. Output Drive Characteristics of MAX 3000A Devices

3.3 V

# Power Sequencing & Hot-Socketing

Because MAX 3000A devices can be used in a mixed–voltage environment, they have been designed specifically to tolerate any possible power–up sequence. The  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  power planes can be powered in any order.

V<sub>O</sub> Output Voltage (V)

Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user.

Altera Corporation 25

100

50

Typical I<sub>O</sub>

Current (mA)

Output

Tables 16 through 23 show EPM3032A, EPM3064A, EPM3128A, EPM3256A, and EPM3512A timing information.

|                   | 6. EPM3032A External 1                   | ,<br>             |       | Note (1) |             | •   |       |     | T    |
|-------------------|------------------------------------------|-------------------|-------|----------|-------------|-----|-------|-----|------|
| Symbol            | Parameter                                | Conditions        |       |          | Speed Grade |     | 1     |     | Unit |
|                   |                                          |                   | _     | 4        | _           | 7   | -1    | 10  |      |
|                   |                                          |                   | Min   | Max      | Min         | Max | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |       | 4.5      |             | 7.5 |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 4.5      |             | 7.5 |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 2.9   |          | 4.7         |     | 6.3   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |          | 0.0         |     | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.0      | 1.0         | 5.0 | 1.0   | 6.7 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |          | 3.0         |     | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |          | 3.0         |     | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.6   |          | 2.5         |     | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.3   |          | 0.5         |     | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.3      | 1.0         | 7.2 | 1.0   | 9.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |          | 3.0         |     | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |          | 3.0         |     | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |          | 3.0         |     | 4.0   |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 4.4      |             | 7.2 |       | 9.7 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 227.3 |          | 138.9       |     | 103.1 |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 4.4      |             | 7.2 |       | 9.7 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 227.3 |          | 138.9       |     | 103.1 |     | MHz  |

| Table 17         | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2) Note (1) |            |     |             |     |     |     |     |    |
|------------------|----------------------------------------------------------------------|------------|-----|-------------|-----|-----|-----|-----|----|
| Symbol           | Parameter                                                            | Conditions |     | Speed Grade |     |     |     |     |    |
|                  |                                                                      |            | -4  |             | -7  |     | -10 |     |    |
|                  |                                                                      |            | Min | Max         | Min | Max | Min | Max |    |
| t <sub>PIA</sub> | PIA delay                                                            | (2)        |     | 0.9         |     | 1.5 |     | 2.1 | ns |
| $t_{LPA}$        | Low-power adder                                                      | (5)        |     | 2.5         |     | 4.0 |     | 5.0 | ns |

| Table 18          | 3. EPM3064A External Timin               | g Parameters          | Note ( | 1)  |       |       |       |      |      |
|-------------------|------------------------------------------|-----------------------|--------|-----|-------|-------|-------|------|------|
| Symbol            | Parameter                                | Conditions            |        |     | Speed | Grade |       |      | Unit |
|                   |                                          |                       | -4     |     | -7    |       | -10   |      |      |
|                   |                                          |                       | Min    | Max | Min   | Max   | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non–registered output           | C1 = 35 pF (2)        |        | 4.5 |       | 7.5   |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF <i>(2)</i> |        | 4.5 |       | 7.5   |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)                   | 2.8    |     | 4.7   |       | 6.2   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)                   | 0.0    |     | 0.0   |       | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF            | 1.0    | 3.1 | 1.0   | 5.1   | 1.0   | 7.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)                   | 1.6    |     | 2.6   |       | 3.6   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)                   | 0.3    |     | 0.4   |       | 0.6   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2)        | 1.0    | 4.3 | 1.0   | 7.2   | 1.0   | 9.6  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                       | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                   | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)                   |        | 4.5 |       | 7.4   |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)              | 222.2  |     | 135.1 |       | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)                   |        | 4.5 |       | 7.4   |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)              | 222.2  |     | 135.1 |       | 100.0 |      | MHz  |

| Table 19         | Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2)   Note (1) |            |     |             |     |     |     |     |    |  |
|------------------|------------------------------------------------------------------------|------------|-----|-------------|-----|-----|-----|-----|----|--|
| Symbol           | Parameter                                                              | Conditions |     | Speed Grade |     |     |     |     |    |  |
|                  |                                                                        |            | _   | 4           | -7  |     | -10 |     |    |  |
|                  |                                                                        |            | Min | Max         | Min | Max | Min | Max |    |  |
| t <sub>CLR</sub> | Register clear time                                                    |            |     | 1.3         |     | 2.1 |     | 2.9 | ns |  |
| $t_{PIA}$        | PIA delay                                                              | (2)        |     | 1.0         |     | 1.7 |     | 2.3 | ns |  |
| $t_{LPA}$        | Low-power adder                                                        | (5)        |     | 3.5         |     | 4.0 |     | 5.0 | ns |  |

| Table 2           | Table 20. EPM3128A External Timing Parameters   Note (1) |                   |             |     |       |     |      |      |     |  |
|-------------------|----------------------------------------------------------|-------------------|-------------|-----|-------|-----|------|------|-----|--|
| Symbol            | Parameter                                                | Conditions        | Speed Grade |     |       |     |      |      |     |  |
|                   |                                                          |                   | -           | 5   | _     | 7   | -10  |      |     |  |
|                   |                                                          |                   | Min         | Max | Min   | Max | Min  | Max  |     |  |
| t <sub>PD1</sub>  | Input to non–<br>registered output                       | C1 = 35 pF<br>(2) |             | 5.0 |       | 7.5 |      | 10   | ns  |  |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output                   | C1 = 35 pF<br>(2) |             | 5.0 |       | 7.5 |      | 10   | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                                  | (2)               | 3.3         |     | 4.9   |     | 6.6  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                                   | (2)               | 0.0         |     | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay                             | C1 = 35 pF        | 1.0         | 3.4 | 1.0   | 5.0 | 1.0  | 6.6  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                                   |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                                    |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                                   | (2)               | 1.8         |     | 2.8   |     | 3.8  |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                                    | (2)               | 0.2         |     | 0.3   |     | 0.4  |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay                              | C1 = 35 pF<br>(2) | 1.0         | 4.9 | 1.0   | 7.1 | 1.0  | 9.4  | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                                    |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                                     |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                 | (3)               | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period                              | (2)               |             | 5.2 |       | 7.7 |      | 10.2 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                  | (2), (4)          | 192.3       |     | 129.9 |     | 98.0 |      | MHz |  |
| t <sub>ACNT</sub> | Minimum array clock period                               | (2)               |             | 5.2 |       | 7.7 |      | 10.2 | ns  |  |

| Table 20. EPM3128A External Timing Parameters Note (1) |                                        |            |                  |     |       |     |      |     |      |
|--------------------------------------------------------|----------------------------------------|------------|------------------|-----|-------|-----|------|-----|------|
| Symbol                                                 | Parameter                              | Conditions | Speed Grade Unit |     |       |     |      |     | Unit |
|                                                        |                                        |            | -5 -7            |     |       | -10 |      |     |      |
|                                                        |                                        |            | Min              | Max | Min   | Max | Min  | Max |      |
| f <sub>ACNT</sub>                                      | Maximum internal array clock frequency | (2), (4)   | 192.3            |     | 129.9 |     | 98.0 |     | MHz  |

| Table 2           | Table 21. EPM3128A Internal Timing Parameters (Part 1 of 2)Note (1)                       |            |     |     |       |       |     |      |      |  |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|--|
| Symbol            | Parameter                                                                                 | Conditions |     |     | Speed | Grade |     |      | Unit |  |
|                   |                                                                                           |            | _   | ·5  | -     | -7    | -10 |      |      |  |
|                   |                                                                                           |            | Min | Max | Min   | Max   | Min | Max  |      |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.7 |       | 1.0   |     | 1.4  | ns   |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.7 |       | 1.0   |     | 1.4  | ns   |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 2.0 |       | 2.9   |     | 3.8  | ns   |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.4 |       | 0.7   |     | 0.9  | ns   |  |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 1.6 |       | 2.4   |     | 3.1  | ns   |  |
| $t_{LAC}$         | Logic control array delay                                                                 |            |     | 0.7 |       | 1.0   |     | 1.3  | ns   |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |  |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$              | C1 = 35 pF |     | 0.8 |       | 1.2   |     | 1.6  | ns   |  |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF |     | 1.3 |       | 1.7   |     | 2.1  | ns   |  |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.8 |       | 6.2   |     | 6.6  | ns   |  |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |  |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |  |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |  |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |  |

| Table 23. EPM3256A Internal Timing Parameters (Part 2 of 2)   Note (1) |                                                                                    |            |     |       |       |      |      |  |  |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------|-----|-------|-------|------|------|--|--|
| Symbol                                                                 | Parameter                                                                          | Conditions |     | Speed | Grade |      | Unit |  |  |
|                                                                        |                                                                                    |            | -   | -7    | -10   |      |      |  |  |
|                                                                        |                                                                                    |            | Min | Max   | Min   | Max  |      |  |  |
| $t_{ZX3}$                                                              | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 9.0   |       | 10.0 | ns   |  |  |
| t <sub>XZ</sub>                                                        | Output buffer disable delay                                                        | C1 = 5 pF  |     | 4.0   |       | 5.0  | ns   |  |  |
| t <sub>SU</sub>                                                        | Register setup time                                                                |            | 2.1 |       | 2.9   |      | ns   |  |  |
| $t_H$                                                                  | Register hold time                                                                 |            | 0.9 |       | 1.2   |      | ns   |  |  |
| t <sub>RD</sub>                                                        | Register delay                                                                     |            |     | 1.2   |       | 1.6  | ns   |  |  |
| t <sub>COMB</sub>                                                      | Combinatorial delay                                                                |            |     | 0.8   |       | 1.2  | ns   |  |  |
| t <sub>IC</sub>                                                        | Array clock delay                                                                  |            |     | 1.6   |       | 2.1  | ns   |  |  |
| t <sub>EN</sub>                                                        | Register enable time                                                               |            |     | 1.0   |       | 1.3  | ns   |  |  |
| t <sub>GLOB</sub>                                                      | Global control delay                                                               |            |     | 1.5   |       | 2.0  | ns   |  |  |
| t <sub>PRE</sub>                                                       | Register preset time                                                               |            |     | 2.3   |       | 3.0  | ns   |  |  |
| t <sub>CLR</sub>                                                       | Register clear time                                                                |            |     | 2.3   |       | 3.0  | ns   |  |  |
| $t_{PIA}$                                                              | PIA delay                                                                          | (2)        |     | 2.4   |       | 3.2  | ns   |  |  |
| $t_{LPA}$                                                              | Low-power adder                                                                    | (5)        |     | 4.0   |       | 5.0  | ns   |  |  |

| Table 24.        | Table 24. EPM3512A External Timing Parameters   Note (1) |                |     |     |      |      |    |  |  |  |
|------------------|----------------------------------------------------------|----------------|-----|-----|------|------|----|--|--|--|
| Symbol           | Parameter                                                | Conditions     |     |     | Unit |      |    |  |  |  |
|                  |                                                          |                | -   | 7   | -10  |      |    |  |  |  |
|                  |                                                          |                | Min | Max | Min  | Max  |    |  |  |  |
| t <sub>PD1</sub> | Input to non-registered output                           | C1 = 35 pF (2) |     | 7.5 |      | 10.0 | ns |  |  |  |
| t <sub>PD2</sub> | I/O input to non-registered output                       | C1 = 35 pF (2) |     | 7.5 |      | 10.0 | ns |  |  |  |
| t <sub>SU</sub>  | Global clock setup time                                  | (2)            | 5.6 |     | 7.6  |      | ns |  |  |  |
| t <sub>H</sub>   | Global clock hold time                                   | (2)            | 0.0 |     | 0.0  |      | ns |  |  |  |
| t <sub>FSU</sub> | Global clock setup time of fast input                    |                | 3.0 |     | 3.0  |      | ns |  |  |  |
| t <sub>FH</sub>  | Global clock hold time of fast input                     |                | 0.0 |     | 0.0  |      | ns |  |  |  |
| t <sub>CO1</sub> | Global clock to output delay                             | C1 = 35 pF     | 1.0 | 4.7 | 1.0  | 6.3  | ns |  |  |  |
| t <sub>CH</sub>  | Global clock high time                                   |                | 3.0 |     | 4.0  |      | ns |  |  |  |
| t <sub>CL</sub>  | Global clock low time                                    |                | 3.0 |     | 4.0  |      | ns |  |  |  |
| t <sub>ASU</sub> | Array clock setup time                                   | (2)            | 2.5 |     | 3.5  |      | ns |  |  |  |

| Symbol            | Parameter                                                                                     | Conditions |     | Speed | Grade |      | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|------------|-----|-------|-------|------|------|
|                   |                                                                                               |            | -   | ·7    | -1    | 10   | 1    |
|                   |                                                                                               |            | Min | Max   | Min   | Max  |      |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF |     | 6.0   |       | 6.5  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                   | C1 = 35 pF |     | 4.0   |       | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V                    | C1 = 35 pF |     | 4.5   |       | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on $V_{\rm CCIO} = 3.3 \ { m V}$                 | C1 = 35 pF |     | 9.0   |       | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                                   | C1 = 5 pF  |     | 4.0   |       | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                           |            | 2.1 |       | 3.0   |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                            |            | 0.6 |       | 0.8   |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                             |            | 1.6 |       | 1.6   |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                              |            | 1.4 |       | 1.4   |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                                |            |     | 1.3   |       | 1.7  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                           |            |     | 0.6   |       | 0.8  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                             |            |     | 1.8   |       | 2.3  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                          |            |     | 1.0   |       | 1.3  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                          |            |     | 1.7   |       | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                          |            |     | 1.0   |       | 1.4  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                           |            |     | 1.0   |       | 1.4  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                     | (2)        |     | 3.0   |       | 4.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                               | (5)        |     | 4.5   |       | 5.0  | ns   |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23. See Figure 11 on page 27 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in low–power mode.

# Power Consumption

Supply power (P) versus frequency (f<sub>MAX</sub>, in MHz) for MAX 3000A devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{\rm IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

 $I_{CCINT} =$ 

$$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$

The parameters in the I<sub>CCINT</sub> equation are:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned

on, as reported in the Quartus II or MAX+PLUS II Report

File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

MC<sub>USED</sub> = Total number of macrocells in the design, as reported in

the RPT File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants (shown in Table 26)

| Table 26. MAX 3000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |  |
| EPM3032A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3064A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |
| EPM3512A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |

The  $I_{CCINT}$  calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16–bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figures 12 and 13 show the typical supply current versus frequency for MAX 3000A devices.

Figure 13.  $I_{CC}$  vs. Frequency for MAX 3000A Devices





# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin–out information.

Figures 14 through 18 show the package pin-out diagrams for MAX 3000A devices.

Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 15. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 16. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.

