



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                              |
|---------------------------------|--------------------------------------------------------------|
| Product Status                  | Obsolete                                                     |
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 10 ns                                                        |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                    |
| Number of Logic Elements/Blocks | 32                                                           |
| Number of Macrocells            | 512                                                          |
| Number of Gates                 | 10000                                                        |
| Number of I/O                   | 172                                                          |
| Operating Temperature           | -40°C ~ 85°C (TA)                                            |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 208-BFQFP                                                    |
| Supplier Device Package         | 208-PQFP (28x28)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3512aqi208-10n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### ...and More Features

- PCI compatible
- Bus-friendly architecture including programmable slew-rate control
- Open–drain output option
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power–saving mode for a power reduction of over 50% in each macrocell
- Configurable expander product–term distribution, allowing up to 32 product terms per macrocell
- Programmable security bit for protection of proprietary designs
- Enhanced architectural features, including:
  - 6 or 10 pin– or logic–driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Programmable output slew–rate control
- Software design support and automatic place—and—route provided by Altera's development systems for Windows—based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with the Altera master programming unit (MPU), MasterBlaster<sup>TM</sup> communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, BitBlaster<sup>TM</sup> serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

# General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricated with advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the -4, -5, -6, -7, and -10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.

#### Macrocells

MAX 3000A macrocells can be individually configured for either sequential or combinatorial logic operation. Macrocells consist of three functional blocks: logic array, product–term select matrix, and programmable register. Figure 2 shows a MAX 3000A macrocell.

Figure 2. MAX 3000A Macrocell



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product–term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product–term allocation according to the logic requirements of the design.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera development system compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms, and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower–numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest–numbered macrocell can only lend parallel expanders and the highest–numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

Figure 4. MAX 3000A Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



### **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 3000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

#### Programming a Single MAX 3000A Device

The time required to program a single MAX 3000A device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG} = Programming time$   $t_{PPULSE} = Sum of the fixed times to erase, program, and$ 

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 3000A device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time  $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

# Programming with External Hardware

MAX 3000A devices can be programmed on Windows–based PCs with an Altera Logic Programmer card, MPU, and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text—or waveform—format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary–Scan Support

MAX 3000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1–1990. Table 7 describes the JTAG instructions supported by MAX 3000A devices. The pin-out tables found on the Altera web site (http://www.altera.com) or the *Altera Digital Library* show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 7. MAX 3000A | JTAG Instructions                                                                                                                                                                                                                               |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                     |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                       |
| EXTEST             | Allows the external circuitry and board–level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                           |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                     |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                   |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO                                                                                                           |
| ISP Instructions   | These instructions are used when programming MAX 3000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster cable, or when using a Jam STAPL file, JBC file, or SVF file via an embedded processor or test equipment |

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary–scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary–Scan Register Length |     |  |  |  |  |  |  |
|--------------------------------------------------|-----|--|--|--|--|--|--|
| Device Boundary–Scan Register Length             |     |  |  |  |  |  |  |
| EPM3032A                                         | 96  |  |  |  |  |  |  |
| EPM3064A                                         | 192 |  |  |  |  |  |  |
| EPM3128A                                         | 288 |  |  |  |  |  |  |
| EPM3256A                                         | 480 |  |  |  |  |  |  |
| EPM3512A                                         | 624 |  |  |  |  |  |  |

| Table 9. 32-Bit MAX 3000A Device IDCODE ValueNote (1) |                     |                     |             |   |  |  |  |  |  |  |
|-------------------------------------------------------|---------------------|---------------------|-------------|---|--|--|--|--|--|--|
| Device                                                |                     | IDCODE (32 bits)    |             |   |  |  |  |  |  |  |
|                                                       | Version<br>(4 Bits) |                     |             |   |  |  |  |  |  |  |
| EPM3032A                                              | 0001                | 0111 0000 0011 0010 | 00001101110 | 1 |  |  |  |  |  |  |
| EPM3064A                                              | 0001                | 0111 0000 0110 0100 | 00001101110 | 1 |  |  |  |  |  |  |
| EPM3128A                                              | 0001                | 0111 0001 0010 1000 | 00001101110 | 1 |  |  |  |  |  |  |
| EPM3256A                                              | 0001                | 0111 0010 0101 0110 | 00001101110 | 1 |  |  |  |  |  |  |
| EPM3512A                                              | 0001                | 0111 0101 0001 0010 | 00001101110 | 1 |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.

# Programmable Speed/Power Control

MAX 3000A devices offer a power–saving mode that supports low-power operation across user–defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 3000A device for either high–speed or low–power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACI}$ ,  $t_{EN}$ ,  $t_{CPPW}$  and  $t_{SEXP}$  parameters.

# Output Configuration

MAX 3000A device outputs can be programmed to meet a variety of system–level requirements.

#### MultiVolt I/O Interface

The MAX 3000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 3000A devices to connect to systems with differing supply voltages. MAX 3000A devices in all packages can be set for 2.5–V, 3.3–V, or 5.0–V I/O pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3–V or 2.5–V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5–V power supply, the output levels are compatible with 2.5–V systems. When the VCCIO pins are connected to a 3.3–V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0–V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5–V, 3.3–V, or 5.0–V signals.

| 1 | able I | 1 summarizes | the MA | X 3000A | Multi V | olt I/C | ) supp | ort. |
|---|--------|--------------|--------|---------|---------|---------|--------|------|
|---|--------|--------------|--------|---------|---------|---------|--------|------|

| Table 11. MAX 3000A MultiVolt I/O Support                    |                         |          |          |          |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------|-------------------------|----------|----------|----------|--|--|--|--|--|--|--|--|
| V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal (V) |                         |          |          |          |  |  |  |  |  |  |  |  |
|                                                              | 2.5 3.3 5.0 2.5 3.3 5.0 |          |          |          |  |  |  |  |  |  |  |  |
| 2.5                                                          | <b>✓</b>                | <b>✓</b> | <b>✓</b> | <b>✓</b> |  |  |  |  |  |  |  |  |
| 3.3                                                          | 3.3                     |          |          |          |  |  |  |  |  |  |  |  |

#### Note:

(1) When  $V_{\rm CCIO}$  is 3.3 V, a MAX 3000A device can drive a 2.5–V device that has 3.3–V tolerant inputs.

#### Figure 8. MAX 3000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fastground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 1          | Table 12. MAX 3000A Device Absolute Maximum Ratings   Note (1) |                                    |      |      |     |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------|------------------------------------|------|------|-----|--|--|--|--|--|--|
| Symbol           | Parameter                                                      | Min                                | Max  | Unit |     |  |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                 | With respect to ground (2)         | -0.5 | 4.6  | V   |  |  |  |  |  |  |
| VI               | DC input voltage                                               | 1                                  | -2.0 | 5.75 | V   |  |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                     |                                    | -25  | 25   | mA  |  |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                            | No bias                            | -65  | 150  | ° C |  |  |  |  |  |  |
| $T_A$            | Ambient temperature                                            | Under bias                         | -65  | 135  | ° C |  |  |  |  |  |  |
| $T_{J}$          | Junction temperature                                           | PQFP and TQFP packages, under bias |      | 135  | ° C |  |  |  |  |  |  |

| Table 1          | Table 15. MAX 3000A Device Capacitance   Note (9) |                                     |  |   |    |  |  |  |  |
|------------------|---------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|
| Symbol           | Parameter Conditions Min Max Unit                 |                                     |  |   |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                               | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high–level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low–level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 µA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample–tested only. The OE1 pin (high–voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100  $\mu$ s. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for  $-40^{\circ}$  to  $100^{\circ}$  C. For in-system programming support between  $-40^{\circ}$  and  $0^{\circ}$  C, contact Altera Applications.

Figure 9 shows the typical output drive characteristics of MAX 3000A devices.

### **Timing Model**

MAX 3000A device timing can be analyzed with the Altera software, with a variety of popular industry–standard EDA simulators and timing analyzers, or with the timing model shown in Figure 10. MAX 3000A devices have predictable internal delays that enable the designer to determine the worst–case timing of any design. The software provides timing simulation, point–to–point delay prediction, and detailed timing analysis for device–wide performance evaluation.

Figure 10. MAX 3000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin–to–pin timing delays, can be calculated as the sum of internal parameters. Figure 11 shows the timing relationship between internal and external delay parameters.

#### Figure 11. MAX 3000A Switching Waveforms

 $t_R$  &  $t_F$  < 2 ns. Inputs are driven at 3 V for a logic high and 0 V for a logic low. All timing characteristics are measured at 1.5 V.



 $-t_{PIA}$ 

 $\leftarrow t_{OD} \rightarrow$ 

 $\leftarrow t_{CLR}, t_{PRE} \rightarrow$ 

Altera Corporation 27

 $t_{RD}$ 

 $\leftarrow t_{PIA} \rightarrow$ 

**←** t<sub>OD</sub>

Data from Logic Array

Register to PIA to Logic Array

Register Output to Pin

| Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2) Note (1) |                     |            |     |             |     |     |     |     |    |
|----------------------------------------------------------------------|---------------------|------------|-----|-------------|-----|-----|-----|-----|----|
| Symbol                                                               | Parameter           | Conditions |     | Speed Grade |     |     |     |     |    |
|                                                                      |                     |            | _   | -4          |     | -7  |     | -10 |    |
|                                                                      |                     |            | Min | Max         | Min | Max | Min | Max |    |
| t <sub>CLR</sub>                                                     | Register clear time |            |     | 1.3         |     | 2.1 |     | 2.9 | ns |
| $t_{PIA}$                                                            | PIA delay           | (2)        |     | 1.0         |     | 1.7 |     | 2.3 | ns |
| $t_{LPA}$                                                            | Low-power adder     | (5)        |     | 3.5         |     | 4.0 |     | 5.0 | ns |

| Table 20. EPM3128A External Timing Parameters Note (1) |                                          |                   |       |     |       |       |      |      |      |
|--------------------------------------------------------|------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------|
| Symbol                                                 | Parameter                                | Conditions        |       |     | Speed | Grade |      |      | Unit |
|                                                        |                                          |                   | -     | 5   | _     | 7     |      | 10   |      |
|                                                        |                                          |                   | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>                                       | Input to non–<br>registered output       | C1 = 35 pF<br>(2) |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>PD2</sub>                                       | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>SU</sub>                                        | Global clock setup time                  | (2)               | 3.3   |     | 4.9   |       | 6.6  |      | ns   |
| t <sub>H</sub>                                         | Global clock hold time                   | (2)               | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>                                       | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.4 | 1.0   | 5.0   | 1.0  | 6.6  | ns   |
| t <sub>CH</sub>                                        | Global clock high time                   |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>                                        | Global clock low time                    |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>                                       | Array clock setup time                   | (2)               | 1.8   |     | 2.8   |       | 3.8  |      | ns   |
| t <sub>AH</sub>                                        | Array clock hold time                    | (2)               | 0.2   |     | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub>                                      | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 4.9 | 1.0   | 7.1   | 1.0  | 9.4  | ns   |
| t <sub>ACH</sub>                                       | Array clock high time                    |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>                                       | Array clock low time                     |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub>                                      | Minimum pulse width for clear and preset | (3)               | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>                                       | Minimum global clock period              | (2)               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |
| f <sub>CNT</sub>                                       | Maximum internal global clock frequency  | (2), (4)          | 192.3 |     | 129.9 |       | 98.0 |      | MHz  |
| t <sub>ACNT</sub>                                      | Minimum array clock period               | (2)               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |

| Table 20. EPM3128A External Timing Parameters Note (1) |                                        |            |       |             |       |     |      |     |     |
|--------------------------------------------------------|----------------------------------------|------------|-------|-------------|-------|-----|------|-----|-----|
| Symbol                                                 | Parameter                              | Conditions |       | Speed Grade |       |     |      |     |     |
|                                                        |                                        |            | -     | -5 -7 -10   |       |     | 10   |     |     |
|                                                        |                                        |            | Min   | Max         | Min   | Max | Min  | Max |     |
| f <sub>ACNT</sub>                                      | Maximum internal array clock frequency | (2), (4)   | 192.3 |             | 129.9 |     | 98.0 |     | MHz |

| Table 2           | 1. EPM3128A Internal Timing                                                               | g Parameters (I | Part 1 of | <b>2)</b> N | ote (1) |       |     |      |      |
|-------------------|-------------------------------------------------------------------------------------------|-----------------|-----------|-------------|---------|-------|-----|------|------|
| Symbol            | Parameter                                                                                 | Conditions      |           |             | Speed   | Grade |     |      | Unit |
|                   |                                                                                           |                 | _         | ·5          | -       | -7    | -10 |      |      |
|                   |                                                                                           |                 | Min       | Max         | Min     | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                 |           | 0.7         |         | 1.0   |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                 |           | 0.7         |         | 1.0   |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                 |           | 2.0         |         | 2.9   |     | 3.8  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                 |           | 0.4         |         | 0.7   |     | 0.9  | ns   |
| $t_{LAD}$         | Logic array delay                                                                         |                 |           | 1.6         |         | 2.4   |     | 3.1  | ns   |
| $t_{LAC}$         | Logic control array delay                                                                 |                 |           | 0.7         |         | 1.0   |     | 1.3  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |                 |           | 0.0         |         | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$              | C1 = 35 pF      |           | 0.8         |         | 1.2   |     | 1.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF      |           | 1.3         |         | 1.7   |     | 2.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF      |           | 5.8         |         | 6.2   |     | 6.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF      |           | 4.0         |         | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF      |           | 4.5         |         | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF      |           | 9.0         |         | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF       |           | 4.0         |         | 4.0   |     | 5.0  | ns   |

| Symbol            | Parameter                               | Conditions |       | Speed | Grade |               | Unit |    |  |
|-------------------|-----------------------------------------|------------|-------|-------|-------|---------------|------|----|--|
|                   |                                         |            | _     | -7    |       | <b>-7 -10</b> |      | 10 |  |
|                   |                                         |            | Min   | Max   | Min   | Max           |      |    |  |
| t <sub>CNT</sub>  | Minimum global clock period             | (2)        |       | 7.9   |       | 10.5          | ns   |    |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency | (2), (4)   | 126.6 |       | 95.2  |               | MHz  |    |  |
| t <sub>ACNT</sub> | Minimum array clock period              | (2)        |       | 7.9   |       | 10.5          | ns   |    |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency  | (2), (4)   | 126.6 |       | 95.2  |               | MHz  |    |  |

| Symbol            | Parameter                                                                                 | Conditions |     | Speed | Grade |     | Unit |
|-------------------|-------------------------------------------------------------------------------------------|------------|-----|-------|-------|-----|------|
|                   |                                                                                           |            | -7  |       | -10   |     | 1    |
|                   |                                                                                           |            | Min | Max   | Min   | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |            |     | 0.9   |       | 1.2 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |            |     | 0.9   |       | 1.2 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |            |     | 2.8   |       | 3.7 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |            |     | 0.5   |       | 0.6 | ns   |
| $t_{LAD}$         | Logic array delay                                                                         |            |     | 2.2   |       | 2.8 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |            |     | 1.0   |       | 1.3 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |            |     | 0.0   |       | 0.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V               | C1 = 35 pF |     | 1.2   |       | 1.6 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V               | C1 = 35 pF |     | 1.7   |       | 2.1 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 6.2   |       | 6.6 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V                | C1 = 35 pF |     | 4.0   |       | 5.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V                | C1 = 35 pF |     | 4.5   |       | 5.5 | ns   |

| Table 23. EPM3256A Internal Timing Parameters (Part 2 of 2)   Note (1) |                                                                                    |            |     |      |     |      |    |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------|-----|------|-----|------|----|
| Symbol                                                                 | Parameter                                                                          | Conditions |     | Unit |     |      |    |
|                                                                        |                                                                                    |            | -7  |      | -10 |      |    |
|                                                                        |                                                                                    |            | Min | Max  | Min | Max  |    |
| $t_{ZX3}$                                                              | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 9.0  |     | 10.0 | ns |
| t <sub>XZ</sub>                                                        | Output buffer disable delay                                                        | C1 = 5 pF  |     | 4.0  |     | 5.0  | ns |
| t <sub>SU</sub>                                                        | Register setup time                                                                |            | 2.1 |      | 2.9 |      | ns |
| $t_H$                                                                  | Register hold time                                                                 |            | 0.9 |      | 1.2 |      | ns |
| t <sub>RD</sub>                                                        | Register delay                                                                     |            |     | 1.2  |     | 1.6  | ns |
| t <sub>COMB</sub>                                                      | Combinatorial delay                                                                |            |     | 0.8  |     | 1.2  | ns |
| t <sub>IC</sub>                                                        | Array clock delay                                                                  |            |     | 1.6  |     | 2.1  | ns |
| t <sub>EN</sub>                                                        | Register enable time                                                               |            |     | 1.0  |     | 1.3  | ns |
| t <sub>GLOB</sub>                                                      | Global control delay                                                               |            |     | 1.5  |     | 2.0  | ns |
| t <sub>PRE</sub>                                                       | Register preset time                                                               |            |     | 2.3  |     | 3.0  | ns |
| t <sub>CLR</sub>                                                       | Register clear time                                                                |            |     | 2.3  |     | 3.0  | ns |
| $t_{PIA}$                                                              | PIA delay                                                                          | (2)        |     | 2.4  |     | 3.2  | ns |
| $t_{LPA}$                                                              | Low-power adder                                                                    | (5)        |     | 4.0  |     | 5.0  | ns |

| Table 24. EPM3512A External Timing Parameters Note (1) |                                       |                |     |      |        |      |    |  |
|--------------------------------------------------------|---------------------------------------|----------------|-----|------|--------|------|----|--|
| Symbol                                                 | Parameter                             | Conditions     |     | Unit |        |      |    |  |
|                                                        |                                       |                | -7  |      | -7 -10 | -10  |    |  |
|                                                        |                                       |                | Min | Max  | Min    | Max  |    |  |
| t <sub>PD1</sub>                                       | Input to non-registered output        | C1 = 35 pF (2) |     | 7.5  |        | 10.0 | ns |  |
| t <sub>PD2</sub>                                       | I/O input to non-registered output    | C1 = 35 pF (2) |     | 7.5  |        | 10.0 | ns |  |
| t <sub>SU</sub>                                        | Global clock setup time               | (2)            | 5.6 |      | 7.6    |      | ns |  |
| t <sub>H</sub>                                         | Global clock hold time                | (2)            | 0.0 |      | 0.0    |      | ns |  |
| t <sub>FSU</sub>                                       | Global clock setup time of fast input |                | 3.0 |      | 3.0    |      | ns |  |
| t <sub>FH</sub>                                        | Global clock hold time of fast input  |                | 0.0 |      | 0.0    |      | ns |  |
| t <sub>CO1</sub>                                       | Global clock to output delay          | C1 = 35 pF     | 1.0 | 4.7  | 1.0    | 6.3  | ns |  |
| t <sub>CH</sub>                                        | Global clock high time                |                | 3.0 |      | 4.0    |      | ns |  |
| t <sub>CL</sub>                                        | Global clock low time                 |                | 3.0 |      | 4.0    |      | ns |  |
| t <sub>ASU</sub>                                       | Array clock setup time                | (2)            | 2.5 |      | 3.5    |      | ns |  |

| Symbol            | Parameter                                | Conditions     |       | Speed | Grade |      | Unit |
|-------------------|------------------------------------------|----------------|-------|-------|-------|------|------|
|                   |                                          |                | -7    |       | -10   |      | 1    |
|                   |                                          |                | Min   | Max   | Min   | Max  |      |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.2   |       | 0.3   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0   | 7.8   | 1.0   | 10.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |       | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0   |       | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |       | 8.6   |       | 11.5 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 116.3 |       | 87.0  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |       | 8.6   |       | 11.5 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 116.3 |       | 87.0  |      | MHz  |

| Table 25. EPM3512A Internal Timing Parameters (Part 1 of 2)Note (1) |                                                                             |            |     |      |        |     |    |  |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|-----|------|--------|-----|----|--|
| Symbol                                                              | Parameter                                                                   | Conditions |     | Unit |        |     |    |  |
|                                                                     |                                                                             |            | -7  |      | -7 -10 |     | 10 |  |
|                                                                     |                                                                             |            | Min | Max  | Min    | Max |    |  |
| t <sub>IN</sub>                                                     | Input pad and buffer delay                                                  |            |     | 0.7  |        | 0.9 | ns |  |
| t <sub>IO</sub>                                                     | I/O input pad and buffer delay                                              |            |     | 0.7  |        | 0.9 | ns |  |
| t <sub>FIN</sub>                                                    | Fast input delay                                                            |            |     | 3.1  |        | 3.6 | ns |  |
| t <sub>SEXP</sub>                                                   | Shared expander delay                                                       |            |     | 2.7  |        | 3.5 | ns |  |
| t <sub>PEXP</sub>                                                   | Parallel expander delay                                                     |            |     | 0.4  |        | 0.5 | ns |  |
| $t_{LAD}$                                                           | Logic array delay                                                           |            |     | 2.2  |        | 2.8 | ns |  |
| t <sub>LAC</sub>                                                    | Logic control array delay                                                   |            |     | 1.0  |        | 1.3 | ns |  |
| t <sub>IOE</sub>                                                    | Internal output enable delay                                                |            |     | 0.0  |        | 0.0 | ns |  |
| t <sub>OD1</sub>                                                    | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF |     | 1.0  |        | 1.5 | ns |  |
| t <sub>OD2</sub>                                                    | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF |     | 1.5  |        | 2.0 | ns |  |

| Symbol            | Parameter                                                                                     | Conditions |     | Unit |     |      |    |
|-------------------|-----------------------------------------------------------------------------------------------|------------|-----|------|-----|------|----|
|                   |                                                                                               |            | -7  |      | -10 |      | 1  |
|                   |                                                                                               |            | Min | Max  | Min | Max  |    |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF |     | 6.0  |     | 6.5  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                   | C1 = 35 pF |     | 4.0  |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V                    | C1 = 35 pF |     | 4.5  |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on $V_{\rm CCIO} = 3.3 \ { m V}$                 | C1 = 35 pF |     | 9.0  |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                                   | C1 = 5 pF  |     | 4.0  |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                           |            | 2.1 |      | 3.0 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                            |            | 0.6 |      | 0.8 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                             |            | 1.6 |      | 1.6 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                              |            | 1.4 |      | 1.4 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                                |            |     | 1.3  |     | 1.7  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                           |            |     | 0.6  |     | 0.8  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                             |            |     | 1.8  |     | 2.3  | ns |
| t <sub>EN</sub>   | Register enable time                                                                          |            |     | 1.0  |     | 1.3  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                          |            |     | 1.7  |     | 2.2  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                          |            |     | 1.0  |     | 1.4  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                           |            |     | 1.0  |     | 1.4  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                     | (2)        |     | 3.0  |     | 4.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                               | (5)        |     | 4.5  |     | 5.0  | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions, as shown in Table 13 on page 23. See Figure 11 on page 27 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in low–power mode.

# Power Consumption

Supply power (P) versus frequency (f<sub>MAX</sub>, in MHz) for MAX 3000A devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{\rm IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

 $I_{CCINT} =$ 

$$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$

The parameters in the I<sub>CCINT</sub> equation are:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned

on, as reported in the Quartus II or MAX+PLUS II Report

File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

MC<sub>USED</sub> = Total number of macrocells in the design, as reported in

the RPT File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants (shown in Table 26)

| Table 26. MAX 3000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |
| EPM3032A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3064A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |
| EPM3512A                                               | 0.71 | 0.30 | 0.014 |  |  |  |

The  $I_{CCINT}$  calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16–bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figures 12 and 13 show the typical supply current versus frequency for MAX 3000A devices.

Figure 12.  $I_{CC}$  vs. Frequency for MAX 3000A Devices



#### EPM3128A

