



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 64MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                 |
| Number of I/O              | 53                                                                         |
| Program Memory Size        | 32KB (16K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 1K x 8                                                                     |
| RAM Size                   | 2K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                |
| Data Converters            | A/D 16x12b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-TQFP                                                                    |
| Supplier Device Package    | 64-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f65k90-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Din Nome                                                                            | Pin Number                                        | Pin                     | Buffer                                        | Description                                                                                                                                                   |  |  |
|-------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                                                                            | QFN/TQFP                                          | Туре                    | Туре                                          | Description                                                                                                                                                   |  |  |
|                                                                                     |                                                   |                         |                                               | PORTA is a bidirectional I/O port.                                                                                                                            |  |  |
| RA0/AN0/ULPWU<br>RA0<br>AN0<br>ULPWU                                                | 24                                                | I/O<br>I<br>I           | TTL<br>Analog<br>Analog                       | Digital I/O.<br>Analog Input 0.<br>Ultra Low-Power Wake-up (ULPW) input.                                                                                      |  |  |
| RA1/AN1/SEG18<br>RA1<br>AN1<br>SEG18                                                | 23                                                | I/O<br>I<br>O           | TTL<br>Analog<br>Analog                       | Digital I/O.<br>Analog Input 1.<br>SEG18 output for LCD.                                                                                                      |  |  |
| RA2/AN2/VREF-<br>RA2<br>AN2<br>VREF-                                                | 22                                                | I/O<br>I<br>I           | TTL<br>Analog<br>Analog                       | Digital I/O.<br>Analog Input 2.<br>A/D reference voltage (low) input.                                                                                         |  |  |
| RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+                                                | 21                                                | I/O<br>I<br>I           | TTL<br>Analog<br>Analog                       | Digital I/O.<br>Analog Input 3.<br>A/D reference voltage (high) input.                                                                                        |  |  |
| RA4/T0CKI/SEG14<br>RA4<br>T0CKI<br>SEG14                                            | 28                                                | I/O<br>I<br>O           | ST<br>ST<br>Analog                            | Digital I/O.<br>Timer0 external clock input.<br>SEG14 output for LCD.                                                                                         |  |  |
| RA5/AN4/SEG15/T1CKI/<br>T3G/HLVDIN<br>RA5<br>AN4<br>SEG15<br>T1CKI<br>T3G<br>HLVDIN | 27                                                | I/O<br>I<br>O<br>I<br>I | TTL<br>Analog<br>Analog<br>ST<br>ST<br>Analog | Digital I/O.<br>Analog Input 4.<br>SEG15 output for LCD.<br>Timer1 clock input.<br>Timer3 external clock gate input.<br>High/Low-Voltage Detect (HLVD) input. |  |  |
| RA6                                                                                 |                                                   |                         |                                               | See the OSC2/CLKO/RA6 pin.                                                                                                                                    |  |  |
| RA7                                                                                 |                                                   |                         |                                               | See the OSC1/CLKI/RA7 pin.                                                                                                                                    |  |  |
| Legend: TTL = TTL c<br>ST = Schm<br>I = Input<br>P = Powe<br>$I^2C^{TM} = I^2C/SI$  | compatible inpu<br>itt Trigger input<br>r<br>MBus | t<br>t with (           | CMOS lev                                      | CMOS = CMOS compatible input or output<br>Analog = Analog input<br>O = Output<br>OD = Open-Drain (no P diode to VDD)                                          |  |  |

#### TABLE 1-3: PIC18F6XK90 PINOUT I/O DESCRIPTIONS (CONTINUED)

**Note 1:** Default assignment for ECCP2 when the CCP2MX Configuration bit is set.

2: Alternate assignment for ECCP2 when the CCP2MX Configuration bit is cleared.

3: Not available on PIC18F65K90 and PIC18F85K90 devices.

| R/W-0        | R/W-0        | R/W-0              | R/W-0           | R/W-0              | R/W-0            | R/W-0           | R/W-0         |
|--------------|--------------|--------------------|-----------------|--------------------|------------------|-----------------|---------------|
| INTSRC       | PLLEN        | TUN5               | TUN4            | TUN3               | TUN2             | TUN1            | TUN0          |
| bit 7        | ÷            | ·                  |                 | ·                  |                  |                 | bit C         |
|              |              |                    |                 |                    |                  |                 |               |
| Legend:      |              |                    |                 |                    |                  |                 |               |
| R = Readab   | ole bit      | W = Writable       | bit             | U = Unimpler       | nented bit, rea  | d as '0'        |               |
| -n = Value a | it POR       | '1' = Bit is set   |                 | '0' = Bit is cle   | ared             | x = Bit is unki | nown          |
|              |              |                    |                 |                    |                  |                 |               |
| bit 7        | INTSRC: Inte | ernal Oscillator   | Low-Frequence   | cy Source Selec    | t bit            |                 |               |
|              | 1 = 31.25 k⊦ | Iz device clock is | derived from    | 16 MHz INTOSO      | C source (divide | e-by-512 enable | d, HF-INTOSC) |
|              | 0 = 31 kHz d | device clock is c  | lerived from IN | NTRC 31 kHz o      | scillator (LF-IN | TOSC)           |               |
| bit 6        | PLLEN: Free  | quency Multiplie   | r PLL Enable    | bit                |                  |                 |               |
|              | 1 = PLL is e | nabled             |                 |                    |                  |                 |               |
|              | 0 = PLL is d | isabled            |                 |                    |                  |                 |               |
| bit 5-0      | TUN<5:0>: F  | Fast RC Oscillat   | or (INTOSC) I   | Frequency Tuni     | ng bits          |                 |               |
|              | 011111 = M   | aximum frequer     | псу             |                    |                  |                 |               |
|              | •            |                    |                 |                    |                  |                 |               |
|              | •            |                    |                 |                    |                  |                 |               |
|              | 000001 = Ce  | enter frequency    | Fast RC osci    | illator is running | at the calibrat  | ed frequency    |               |
|              | 111111       |                    |                 |                    |                  | eu nequeney.    |               |
|              | •            |                    |                 |                    |                  |                 |               |
|              | •            |                    |                 |                    |                  |                 |               |
|              | 100000 = M   | inimum freguen     | CV              |                    |                  |                 |               |

#### REGISTER 3-3: OSCTUNE: OSCILLATOR TUNING REGISTER

#### 3.3 Clock Sources and Oscillator Switching

Essentially, PIC18F87K90 family devices have these independent clock sources:

- Primary oscillators
- · Secondary oscillators
- Internal oscillator

The **primary oscillators** can be thought of as the main device oscillators. These are any external oscillators connected to the OSC1 and OSC2 pins, and include the External Crystal and Resonator modes and the External Clock modes. If selected by the OSC<3:0> Configuration bits (CONFIG1H<3:0>), the internal oscillator block may be considered a primary oscillator. The internal oscillator block can be one of the following:

- 31 kHz LF-INTRC source
- 31 kHz to 500 kHz MF-INTOSC source
- · 31 kHz to 16 MHz HF-INTOSC source

The particular mode is defined by the OSC Configuration bits. The details of these modes are covered in **Section 3.4 "External Oscillator Modes"**.

The **secondary oscillators** are external clock sources that are not connected to the OSC1 or OSC2 pin. These sources may continue to operate, even after the controller is placed in a power-managed mode. PIC18F87K90 family devices offer the SOSC (Timer1/3/5/7) oscillator as a secondary oscillator source. This oscillator, in all power-managed modes, is often the time base for functions, such as a Real-Time Clock (RTC).

The SOSCEN bit in the corresponding timer should be set correctly for the enabled SOSC. The SOSCEL<1:0> bits (CONFIG1L<4:3>) decide the SOSC mode of operation:

- 11 = High-power SOSC circuit
- 10 = Digital (SCLKI) mode
- 01 = Low-power SOSC circuit

In addition to being a primary clock source in some circumstances, the **internal oscillator** is available as a power-managed mode clock source. The LF-INTOSC source is also used as the clock source for several special features, such as the WDT and Fail-Safe Clock Monitor. The internal oscillator block is discussed in more detail in **Section 3.6** "Internal Oscillator **Block**".

The PIC18F87K90 family includes features that allow the device clock source to be switched from the main oscillator, chosen by device configuration, to one of the alternate clock sources. When an alternate clock source is enabled, various power-managed operating modes are available.

#### 3.3.1 OSC1/OSC2 OSCILLATOR

The OSC1/OSC2 oscillator block is used to provide the oscillator modes and frequency ranges:

| Mode  | Design Operating Frequency   |
|-------|------------------------------|
| LP    | 31.25-100 kHz                |
| XT    | 100 kHz to 4 MHz             |
| HS    | 4 MHz to 25 MHz              |
| EC    | 0 to 64 MHz (external clock) |
| EXTRC | 0 to 4 MHz (external RC)     |

The crystal-based oscillators (XT, HS and LP) have a built-in start-up time. The operation of the EC and EXTRC clocks is immediate.

#### 3.3.2 CLOCK SOURCE SELECTION

The System Clock Select bits, SCS<1:>0 (OSCCON2<1:0>), select the clock source. The available clock sources are the primary clock defined by the OSC<3:0> Configuration bits, the secondary clock (SOSC oscillator) and the internal oscillator. The clock source changes after one or more of the bits is written to, following a brief clock transition interval.

The OSTS (OSCCON<3>) and SOSCRUN (OSCCON2<6>) bits indicate which clock source is currently providing the device clock. The OSTS bit indicates that the Oscillator Start-up Timer (OST) has timed out and the primary clock is providing the device clock in primary clock modes. The SOSCRUN bit indicates when the SOSC oscillator (from Timer1/3/5/7) is providing the device clock in secondary clock modes. In power-managed modes, only one of these bits will be set at any time. If neither of these bits is set, the INTRC is providing the clock, or the internal oscillator has just started and is not yet stable.

The IDLEN bit (OSCCON<7>) determines if the device goes into Sleep mode or one of the Idle modes when the SLEEP instruction is executed.

The use of the flag and control bits in the OSCCON register is discussed in more detail in **Section 4.0 "Power-Managed Modes"**.

- Note 1: The secondary oscillator must be enabled to select the secondary clock source. The SOSC oscillator is enabled by setting the SOSCGO bit in the OSCCON2 register (OSCCON<3>). If the SOSC oscillator is not enabled, then any attempt to select a secondary clock source when executing a SLEEP instruction will be ignored.
  - 2: It is recommended that the secondary oscillator be operating and stable before executing the SLEEP instruction or a very long delay may occur while the SOSC oscillator starts.

### 3.3.2.1 System Clock Selection and Device Resets

Since the SCS bits are cleared on all forms of Reset, this means the primary oscillator, defined by the OSC<3:0> Configuration bits, is used as the primary clock source on device Resets. This could either be the internal oscillator block by itself, or one of the other primary clock source (HS, EC, XT, LP, External RC and PLL-enabled modes).

In those cases when the internal oscillator block, without PLL, is the default clock on Reset, the Fast RC oscillator (INTOSC) will be used as the device clock source. It will initially start at 8 MHz; the postscaler selection that corresponds to the Reset value of the IRCF<2:0> bits ('110').

Regardless of which primary oscillator is selected, INTRC will always be enabled on device power-up. It serves as the clock source until the device has loaded its configuration values from memory. It is at this point that the OSC Configuration bits are read and the oscillator selection of the operational mode is made.

Note that either the primary clock source or the internal oscillator will have two bit setting options for the possible values of the SCS<1:0> bits, at any given time.

#### 3.3.3 OSCILLATOR TRANSITIONS

PIC18F87K90 family devices contain circuitry to prevent clock "glitches" when switching between clock sources. A short pause in the device clock occurs during the clock switch. The length of this pause is the sum of two cycles of the old clock source and three to four cycles of the new clock source. This formula assumes that the new clock source is stable.

Clock transitions are discussed in greater detail in **Section 4.1.2 "Entering Power-Managed Modes**".

#### 3.4 External Oscillator Modes

### 3.4.1 CRYSTAL OSCILLATOR/CERAMIC RESONATORS (HS MODES)

In HS or HSPLL Oscillator modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation. Figure 3-2 shows the pin connections.

The oscillator design requires the use of a crystal rated for parallel resonant operation.

Note: Use of a crystal rated for series resonant operation may give a frequency out of the crystal manufacturer's specifications.

In the RC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. Figure 3-3 shows how the R/C combination is connected.



The RCIO Oscillator mode (Figure 3-4) functions like the RC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6).





#### 3.5.1 EXTERNAL CLOCK INPUT (EC MODES)

The EC and ECPLL Oscillator modes require an external clock source to be connected to the OSC1 pin. There is no oscillator start-up time required after a Power-on Reset or after an exit from Sleep mode.

In the EC Oscillator mode, the oscillator frequency, divided by 4, is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. Figure 3-5 shows the pin connections for the EC Oscillator mode.

### FIGURE 3-5: EXTERNAL CLOCK INPUT OPERATION (EC CONFIGURATION)



An external clock source may also be connected to the OSC1 pin in the HS mode, as shown in Figure 3-6. In this configuration, the divide-by-4 output on OSC2 is not available. Current consumption in this configuration will be somewhat higher than EC mode, as the internal oscillator's feedback circuitry will be enabled (in EC mode, the feedback circuit is disabled).



#### EXTERNAL CLOCK INPUT OPERATION (HS OSC CONFIGURATION)



### 3.5.2 PLL FREQUENCY MULTIPLIER

A Phase Lock Loop (PLL) circuit is provided as an option for users who want to use a lower frequency oscillator circuit, or to clock the device up to its highest rated frequency from a crystal oscillator. This may be useful for customers who are concerned with EMI due to high-frequency crystals, or users who require higher clock speeds from an internal oscillator.

### 3.5.2.1 HSPLL and ECPLL Modes

The HSPLL and ECPLL modes provide the ability to selectively run the device at four times the external oscillating source to produce frequencies up to 64 MHz.

The PLL is enabled by setting the PLLEN bit (OSCTUNE<6>) or the PLLCFG bit (CONFIG1H<4>). The PLLEN bit provides software control for the PLL, even if PLLCFG is set to '0'. The PLL is enabled only when the HS or EC oscillator frequency is within the 4 MHz to 16 MHz input range.

This enables additional flexibility for controlling the application's clock speed in software. The PLLEN should be enabled in HS or EC Oscillator mode only if the input frequency is in the range of 4 MHz-16 MHz.

#### FIGURE 3-7: PLL BLOCK DIAGRAM



#### 3.5.2.2 PLL and HF-INTOSC

The PLL is available to the internal oscillator block when the internal oscillator block is configured as the primary clock source. In this configuration, the PLL is enabled in software and generates a clock output of up to 64 MHz.

The operation of INTOSC with the PLL is described in **Section 3.6.2 "INTPLL Modes**". Care should be taken that the PLL is enabled only if the HF-INTOSC postscaler is configured for 8 MHz or 16 MHz.

#### 3.6 Internal Oscillator Block

The PIC18F87K90 family of devices includes an internal oscillator block which generates two different clock signals. Either clock can be used as the micro-controller's clock source, which may eliminate the need for an external oscillator circuit on the OSC1 and/or OSC2 pins.

The internal oscillator consists of three blocks, depending on the frequency of operation. They are HF-INTOSC, MF-INTOSC and LF-INTRC.

In HF-INTOSC mode, the internal oscillator can provide a frequency, ranging from 31 kHz to 16 MHz, with the postscaler deciding the selected frequency (IRCF<2:0>).

The INTSRC bit (OSCTUNE<7>) and MFIOSEL bit (OSCCON2<0>) also decide which INTOSC provides the lower frequency (500 kHz to 31 kHz). For the HF-INTOSC to provide these frequencies, INTSRC = 1 and MFIOSEL = 0.

In HF-INTOSC, the postscaler (IRCF<2:0>) provides the frequency range of 31 kHz to 16 MHz. If HF-INTOSC is used with the PLL, the input frequency to the PLL should be 8 MHz or 16 MHz (IRCF<2:0> = 111, 110).

For MF-INTOSC mode to provide a frequency range of 500 kHz to 31 kHz, INTSRC = 1 and MFIOSEL = 1. The postscaler (IRCF<2:0>), in this mode, provides the frequency range of 31 kHz to 500 kHz.

The LF-INTRC can provide only 31 kHz if INTSRC = 0.

The LF-INTRC provides 31 kHz and is enabled if it is selected as the device clock source. The mode is enabled automatically when any of the following is enabled:

- Power-up Timer
- · Fail-Safe Clock Monitor
- · Watchdog Timer
- · Two-Speed Start-up

These features are discussed in greater detail in Section 28.0 "Special Features of the CPU".

The clock source frequency (HF-INTOSC, MF-INTOSC or LF-INTRC direct) is selected by configuring the IRCF bits of the OSCCON register, as well the INTSRC and MFIOSEL bits. The default frequency on device Resets is 8 MHz.

#### 3.6.1 INTIO MODES

Using the internal oscillator as the clock source eliminates the need for up to two external oscillator pins, which can then be used for digital I/O. Two distinct oscillator configurations, which are determined by the OSC Configuration bits, are available:

- In INTIO1 mode, the OSC2 pin (RA6) outputs Fosc/4, while OSC1 functions as RA7 (see Figure 3-8) for digital input and output.
- In INTIO2 mode, OSC1 functions as RA7 and OSC2 functions as RA6 (see Figure 3-9). Both are available as digital input and output ports.

#### FIGURE 3-8: INTIO1 OSCILLATOR MODE



#### FIGURE 3-9: INTIO2 OSCILLATOR MODE



#### 6.6.3 MAPPING THE ACCESS BANK IN INDEXED LITERAL OFFSET MODE

The use of Indexed Literal Offset Addressing mode effectively changes how the lower part of Access RAM (00h to 5Fh) is mapped. Rather than containing just the contents of the bottom part of Bank 0, this mode maps the contents from Bank 0 and a user-defined "window" that can be located anywhere in the data memory space.

The value of FSR2 establishes the lower boundary of the addresses mapped into the window, while the upper boundary is defined by FSR2 plus 95 (5Fh). Addresses in the Access RAM above 5Fh are mapped as previously described. (See **Section 6.3.2 "Access Bank**".) An example of Access Bank remapping in this addressing mode is shown in Figure 6-10. Remapping the Access Bank applies *only* to operations using the Indexed Literal Offset mode. Operations that use the BSR (Access RAM bit = 1) will continue to use Direct Addressing as before. Any Indirect or Indexed Addressing operation that explicitly uses any of the indirect file operands (including FSR2) will continue to operate as standard Indirect Addressing. Any instruction that uses the Access Bank, but includes a register address of greater than 05Fh, will use Direct Addressing and the normal Access Bank map.

## 6.6.4 BSR IN INDEXED LITERAL OFFSET MODE

Although the Access Bank is remapped when the extended instruction set is enabled, the operation of the BSR remains unchanged. Direct Addressing, using the BSR to select the data memory bank, operates in the same manner as previously described.

## FIGURE 6-10: REMAPPING THE ACCESS BANK WITH INDEXED LITERAL OFFSET ADDRESSING



#### R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 TMR12IP<sup>(1)</sup> TMR7GIP<sup>(1)</sup> TMR10IP<sup>(1)</sup> TMR8IP TMR7IP<sup>(1)</sup> TMR5IP TMR4IP TMR6IP bit 7 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

**REGISTER 10-20: IPR5: PERIPHERAL INTERRUPT PRIORITY REGISTER 5** 

| bit 7 | TMR7GIP: TMR7 Gate Interrupt Priority bit <sup>(1)</sup>                  |
|-------|---------------------------------------------------------------------------|
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |
| bit 6 | TMR12IP: TMR12 to PR12 Match Interrupt Priority bit <sup>(1)</sup>        |
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |
| bit 5 | <b>TMR10IP:</b> TMR10 to PR10 Match Interrupt Priority bit <sup>(1)</sup> |
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |
| bit 4 | TMR8IP: TMR8 to PR8 Match Interrupt Priority bit                          |
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |
| bit 3 | TMR7IP: TMR7 Overflow Interrupt Priority bit <sup>(1)</sup>               |
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |
| bit 2 | TMR6IP: TMR6 to PR6 Match Interrupt Priority bit                          |
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |
| bit 1 | TMR5IP: TMR5 Overflow Interrupt Priority bit                              |
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |
| bit 0 | TMR4IP: TMR4 to PR4 Match Interrupt Priority bit                          |
|       | 1 = High priority                                                         |
|       | 0 = Low priority                                                          |

#### Note 1: Unimplemented in devices with a program memory of 32 Kbytes (PIC18FX5K90).

bit 0

### REGISTER 17-11: HOUR: HOUR VALUE REGISTER<sup>(1)</sup>

| U-0   | U-0 | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | HRTEN1 | HRTEN0 | HRONE3 | HRONE2 | HRONE1 | HRONE0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7-6 | Unimplemented: Read as '0'                                                                                  |
|---------|-------------------------------------------------------------------------------------------------------------|
| bit 5-4 | <b>HRTEN&lt;1:0&gt;:</b> Binary Coded Decimal Value of Hour's Tens Digit bits Contains a value from 0 to 2. |
| bit 3-0 | <b>HRONE&lt;3:0&gt;:</b> Binary Coded Decimal Value of Hour's Ones Digit bits Contains a value from 0 to 9. |

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

#### REGISTER 17-12: MINUTE: MINUTE VALUE REGISTER

| U-0   | R/W-x   |
|-------|---------|---------|---------|---------|---------|---------|---------|
| —     | MINTEN2 | MINTEN1 | MINTEN0 | MINONE3 | MINONE2 | MINONE1 | MINONE0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                                                                                     |
|---------|----------------------------------------------------------------------------------------------------------------|
| bit 6-4 | <b>MINTEN&lt;2:0&gt;:</b> Binary Coded Decimal Value of Minute's Tens Digit bits Contains a value from 0 to 5. |
| bit 3-0 | <b>MINONE&lt;3:0&gt;:</b> Binary Coded Decimal Value of Minute's Ones Digit bits Contains a value from 0 to 9. |

#### REGISTER 17-13: SECOND: SECOND VALUE REGISTER

| U-0   | R/W-x   |
|-------|---------|---------|---------|---------|---------|---------|---------|
| —     | SECTEN2 | SECTEN1 | SECTEN0 | SECONE3 | SECONE2 | SECONE1 | SECONE0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                                                                                     |
|---------|----------------------------------------------------------------------------------------------------------------|
| bit 6-4 | <b>SECTEN&lt;2:0&gt;:</b> Binary Coded Decimal Value of Second's Tens Digit bits Contains a value from 0 to 5. |
| bit 3-0 | <b>SECONE&lt;3:0&gt;:</b> Binary Coded Decimal Value of Second's Ones Digit bits Contains a value from 0 to 9. |

© 2009-2011 Microchip Technology Inc.

#### 17.2.2 CLOCK SOURCE

As previously mentioned, the RTCC module is intended to be clocked by an external Real-Time Clock (RTC) crystal oscillating at 32.768 kHz, but an internal oscillator can be used. The RTCC clock selection is decided by the RTCOSC bit (CONFIG3L<0>).

#### FIGURE 17-4: CLOCK SOURCE MULTIPLEXING



#### 17.2.2.1 Real-Time Clock Enable

The RTCC module can be clocked by an external 32.768 kHz crystal (SOSC oscillator), or the LF-INTOSC oscillator, which can be selected in CONFIG3L<0>.

If the external clock is used, the SOSC oscillator should be enabled via the SOSCGO bit (OSCCON2<3>). If LF-INTOSC is providing the clock, the INTOSC clock can be brought out to the RTCC pin by the RTSEC-SEL<1:0> bits (PADCFG<2:1>).

#### 17.2.3 DIGIT CARRY RULES

This section explains which timer values are affected when there is a rollover:

- Time of Day: From 23:59:59 to 00:00:00 with a carry to the Day field
- Month: From 12/31 to 01/01 with a carry to the Year field
- Day of Week: From 6 to 0 with no carry (see Table 17-1)
- Year Carry: From 99 to 00; this also surpasses the use of the RTCC

For the day-to-month rollover schedule, see Table 17-2.

Because the following values are in BCD format, the carry to the upper BCD digit occurs at the count of 10, not 16 (SECONDS, MINUTES, HOURS, WEEKDAY, DAYS and MONTHS).

#### TABLE 17-1: DAY OF WEEK SCHEDULE

Calibration of the crystal can be done through this

module to yield an error of 3 seconds or less per month.

(For further details, see Section 17.2.9 "Calibration".)

| Day of Week |   |  |  |  |
|-------------|---|--|--|--|
| Sunday      | 0 |  |  |  |
| Monday      | 1 |  |  |  |
| Tuesday     | 2 |  |  |  |
| Wednesday   | 3 |  |  |  |
| Thursday    | 4 |  |  |  |
| Friday      | 5 |  |  |  |
| Saturday    | 6 |  |  |  |

#### TABLE 17-2: DAY-TO-MONTH ROLLOVER SCHEDULE

| Month          | Maximum Day Field       |  |  |  |  |
|----------------|-------------------------|--|--|--|--|
| 01 (January)   | 31                      |  |  |  |  |
| 02 (February)  | 28 or 29 <sup>(1)</sup> |  |  |  |  |
| 03 (March)     | 31                      |  |  |  |  |
| 04 (April)     | 30                      |  |  |  |  |
| 05 (May)       | 31                      |  |  |  |  |
| 06 (June)      | 30                      |  |  |  |  |
| 07 (July)      | 31                      |  |  |  |  |
| 08 (August)    | 31                      |  |  |  |  |
| 09 (September) | 30                      |  |  |  |  |
| 10 (October)   | 31                      |  |  |  |  |
| 11 (November)  | 30                      |  |  |  |  |
| 12 (December)  | 31                      |  |  |  |  |

Note 1: See Section 17.2.4 "Leap Year".

#### 18.1.2 OPEN-DRAIN OUTPUT OPTION

When operating in Output mode (the Compare or PWM modes), the drivers for the CCPx pins can be optionally configured as open-drain outputs. This feature allows the voltage level on the pin to be pulled to a higher level through an external pull-up resistor and allows the output to communicate with external circuits without the need for additional level shifters.

The open-drain output option is controlled by the CCPxOD bits (ODCON2<7:2>). Setting the appropriate bit configures the pin for the corresponding module for open-drain operation.

#### 18.1.3 PIN ASSIGNMENT FOR CCP6, CCP7, CCP8 AND CCP9

The pin assignment for CCP6/7/8/9 (Capture input, Compare and PWM output) can change, based on the device configuration.

The ECCPMX Configuration bit (CONFIG3H<1>) determines the pin to which CCP6/7/8/9 is multiplexed. The pin assignments for these CCP modules are given in Table 18-4.

TABLE 18-4: CCP PIN ASSIGNMENT

| ЕССРМХ         | Pin Mapped To |      |      |     |  |  |  |
|----------------|---------------|------|------|-----|--|--|--|
| Value          | CCP6          | CCP7 | CCP8 | CC9 |  |  |  |
| 1<br>(Default) | RE6           | RE5  | RE4  | RE3 |  |  |  |
| 0              | RH7           | RH6  | RH5  | RH4 |  |  |  |

#### 18.2 Capture Mode

In Capture mode, the CCPR4H:CCPR4L register pair captures the 16-bit value of the TMR1 or TMR3 register when an event occurs on the CCP4 pins. An event is defined as one of the following:

- · Every falling edge
- Every rising edge
- · Every 4th rising edge
- · Every 16th rising edge

The event is selected by the mode select bits, CCP4M<3:0> (CCP4CON<3:0>). When a capture is made, the interrupt request flag bit, CCP4IF (PIR4<1>), is set. (It must be cleared in software.) If another capture occurs before the value in CCPR4 is read, the old captured value is overwritten by the new captured value.

Figure 18-1 shows the Capture mode block diagram.

#### 18.2.1 CCP PIN CONFIGURATION

In Capture mode, the appropriate CCPx pin should be configured as an input by setting the corresponding TRIS direction bit.

| Note: | If RC1 or RE7 is configured as a CCP4 |
|-------|---------------------------------------|
|       | output, a write to the PORT causes a  |
|       | capture condition.                    |

#### 18.2.2 TIMER1/3/5/7 MODE SELECTION

For the available timers (1/3/5/7) to be used for the capture feature, the used timers must be running in Timer mode or Synchronized Counter mode. In Asynchronous Counter mode, the capture operation may not work.

The timer to be used with each CCP module is selected in the CCPTMRSx registers. (See Section 18.1.1 "CCP Modules and Timer Resources".)

Details of the timer assignments for the CCP modules are given in Table 18-2 and Table 18-3.

### REGISTER 21-4: SSPxCON1: MSSPx CONTROL REGISTER 1 (I<sup>2</sup>C<sup>™</sup> MODE)

| R/W-0      | R/W-0                       | R/W-0                                                                                                    | R/W-0                         | R/W-0                              | R/W-0                         | R/W-0                | R/W-0                |  |  |  |
|------------|-----------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------|-------------------------------|----------------------|----------------------|--|--|--|
| WCOL       | SSPOV                       | SSPEN <sup>(1)</sup>                                                                                     | CKP                           | SSPM3 <sup>(2)</sup>               | SSPM2 <sup>(2)</sup>          | SSPM1 <sup>(2)</sup> | SSPM0 <sup>(2)</sup> |  |  |  |
| bit 7      |                             |                                                                                                          |                               |                                    |                               |                      | bit 0                |  |  |  |
|            |                             |                                                                                                          |                               |                                    |                               |                      |                      |  |  |  |
| Legend:    |                             |                                                                                                          | .,                            |                                    |                               | (0)                  |                      |  |  |  |
| R = Read   | able bit                    | W = Writable b                                                                                           | it                            |                                    | iented bit, read              | as '0'               |                      |  |  |  |
| -n = Value | e at POR                    | '1' = Bit is set                                                                                         |                               | $0^{\circ}$ = Bit is clea          | ared                          | x = Bit is unkr      | iown                 |  |  |  |
| hit 7      | WCOL · W/rite               | Collision Detec                                                                                          | t bit                         |                                    |                               |                      |                      |  |  |  |
|            | In Master Tra               | ansmit mode:                                                                                             |                               |                                    |                               |                      |                      |  |  |  |
|            | 1 = A write                 | to the SSPxBUF                                                                                           | <sup>-</sup> register wa      | s attempted wh                     | ile the I <sup>2</sup> C co   | nditions were i      | not valid for a      |  |  |  |
|            | transmis                    | sion to be starte                                                                                        | d (must be cle                | eared in software                  | e)                            |                      |                      |  |  |  |
|            | 0 = NO COIIIS               | iion                                                                                                     |                               |                                    |                               |                      |                      |  |  |  |
|            | 1 = The SSF                 | PxBUF register is                                                                                        | s written while               | e it is still transm               | itting the previ              | ous word (mus        | t be cleared in      |  |  |  |
|            | software                    | :)                                                                                                       |                               |                                    | 5                             |                      |                      |  |  |  |
|            | 0 = No collis               | sion                                                                                                     |                               |                                    |                               |                      |                      |  |  |  |
|            | In Receive m                | <u>iode (Master or S</u><br>o't care" bit                                                                | <u>Slave modes)</u>           |                                    |                               |                      |                      |  |  |  |
| bit 6      | SSPOV Rec                   | ri care bit.<br>eive Overflow In                                                                         | dicator bit                   |                                    |                               |                      |                      |  |  |  |
| bit 0      | In Receive m                | ode:                                                                                                     |                               |                                    |                               |                      |                      |  |  |  |
|            | 1 = A byte is               | 1 = A byte is received while the SSPxBUF register is still holding the previous byte (must be cleared in |                               |                                    |                               |                      |                      |  |  |  |
|            | software                    | e)                                                                                                       |                               |                                    |                               |                      |                      |  |  |  |
|            |                             | node:                                                                                                    |                               |                                    |                               |                      |                      |  |  |  |
|            | This is a "dor              | n't care" bit in Tra                                                                                     | insmit mode.                  |                                    |                               |                      |                      |  |  |  |
| bit 5      | SSPEN: Mas                  | ster Synchronous                                                                                         | Serial Port E                 | nable bit <sup>(1)</sup>           |                               |                      |                      |  |  |  |
|            | 1 = Enables<br>0 = Disables | the serial port an the serial port ar                                                                    | d configures<br>nd configures | the SDAx and S<br>these pins as I/ | CLx pins as th<br>O port pins | e serial port pir    | IS                   |  |  |  |
| bit 4      | CKP: SCKx I                 | Release Control                                                                                          | bit                           |                                    |                               |                      |                      |  |  |  |
|            | In Slave mod                | <u>le:</u>                                                                                               |                               |                                    |                               |                      |                      |  |  |  |
|            | 1 = Releases                | S CIOCK<br>ock low (clock str                                                                            | etch): used to                | ensure data se                     | tun time                      |                      |                      |  |  |  |
|            | In Master mo                | In Master mode:                                                                                          |                               |                                    |                               |                      |                      |  |  |  |
|            | Unused in thi               | is mode.                                                                                                 |                               |                                    |                               |                      |                      |  |  |  |
| bit 3-0    | SSPM<3:0>:                  | Master Synchro                                                                                           | nous Serial F                 | ort Mode Select                    | t bits <sup>(2)</sup>         |                      |                      |  |  |  |
|            | $1111 = I^2 C S$            | Slave mode: 10-b                                                                                         | it address wit                | h Start and Stop                   | bit interrupts                | enabled              |                      |  |  |  |
|            | $1110 = I^2C S$             | Slave mode: 7-bit                                                                                        | address with                  | Start and Stop                     | bit interrupts er             | nabled               |                      |  |  |  |
|            | 1001 = Load                 | the SSPMSK re                                                                                            | gister at the S               | SSPxADD SFR                        | address <sup>(3,4)</sup>      |                      |                      |  |  |  |
|            | $1000 = I^2 C N$            | Aaster mode: Clo                                                                                         | ck = Fosc/(4                  | * (SSPxADD +                       | 1))                           |                      |                      |  |  |  |
|            | $0111 = I^2 C S$            | Slave mode: 10-b                                                                                         | it address                    |                                    |                               |                      |                      |  |  |  |
|            |                             |                                                                                                          | 4441033                       |                                    |                               |                      |                      |  |  |  |
| Note 1:    | When enabled, the           | he SDAx and SC                                                                                           | Lx pins must                  | be configured a                    | s inputs.                     |                      |                      |  |  |  |
| 2:         | Bit combinations            | not specifically li                                                                                      | sted here are                 | either reserved                    | or implemente                 | ed in SPI mode       | only.                |  |  |  |
| 3:         | SSPxMSK regist              | <i>حر =</i> ±001, any re<br>er.                                                                          | eads or writes                | s to the SSPXAL                    | SFK addres                    | s actually acce      | ss thê               |  |  |  |
| 4:         | This mode is only           | available when 7                                                                                         | -Bit Address                  | Masking mode is                    | selected (MSS                 | PMSK Configu         | ration bit is '1').  |  |  |  |

#### 21.4.3.5 Reception

When the  $R/\overline{W}$  bit of the address byte is clear and an address match occurs, the  $R/\overline{W}$  bit of the SSPxSTAT register is cleared. The received address is loaded into the SSPxBUF register and the SDAx line is held low (ACK).

When the address byte overflow condition exists, then the no Acknowledge (ACK) pulse is given. An overflow condition is defined as either bit, BF (SSPxSTAT<0>), is set or bit, SSPOV (SSPxCON1<6>), is set.

An MSSP interrupt is generated for each data transfer byte. The interrupt flag bit, SSPxIF, must be cleared in software. The SSPxSTAT register is used to determine the status of the byte.

If SEN is enabled (SSPxCON2<0> = 1), SCLx will be held low (clock stretch) following each data transfer. The clock must be released by setting bit, CKP (SSPxCON1<4>). See **Section 21.4.4** "**Clock Stretching**" for more details.

#### 21.4.3.6 Transmission

When the R/W bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPxSTAT register is set. The received address is loaded into the SSPxBUF register. The ACK pulse will be sent on the ninth bit and pin, SCLx, is held low regardless of SEN (see Section 21.4.4 "Clock Stretching" for more details). By stretching the clock, the master will be unable to assert another clock pulse until the slave is done preparing the transmit data. The transmit data must be loaded into the SSPxBUF register which also loads the SSPxSR register. Then, pin, SCLx, should be enabled by setting bit, CKP (SSPxCON1<4>). The eight data bits are shifted out on the falling edge of the SCLx input. This ensures that the SDAx signal is valid during the SCLx high time (Figure 21-10).

The  $\overline{ACK}$  pulse from the master-receiver is latched on the rising edge of the ninth SCLx input pulse. If the SDAx line is high (not  $\overline{ACK}$ ), then the data transfer is complete. In this case, when the  $\overline{ACK}$  is latched by the slave, the slave logic is reset and the slave monitors for another occurrence of the Start bit. If the SDAx line was low ( $\overline{ACK}$ ), the next transmit data must be loaded into the SSPxBUF register. Again, pin, SCLx, must be enabled by setting bit, CKP.

An MSSP interrupt is generated for each data transfer byte. The SSPxIF bit must be cleared in software and the SSPxSTAT register is used to determine the status of the byte. The SSPxIF bit is set on the falling edge of the ninth clock pulse.

| R/W_0      | R/W/-0                                                                                                                                                                                                                                                                                 | R/W-0                                                                            | R/W/-1                                                               | R/W-1                                                                    | R/W_1                                          | R/M-1                | R/W-1          |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|----------------------|----------------|
| CON        |                                                                                                                                                                                                                                                                                        | CPOI                                                                             | EVPOI 1                                                              | FVPOI 0                                                                  | CREE                                           | ССН1                 | CCH0           |
| bit 7      | UOL                                                                                                                                                                                                                                                                                    | OFOL                                                                             | LVIOLI                                                               | LVIOLO                                                                   | ONLI                                           | 00111                | bit 0          |
|            |                                                                                                                                                                                                                                                                                        |                                                                                  |                                                                      |                                                                          |                                                |                      |                |
| Legend:    |                                                                                                                                                                                                                                                                                        |                                                                                  |                                                                      |                                                                          |                                                |                      |                |
| R = Read   | able bit                                                                                                                                                                                                                                                                               | W = Writable                                                                     | bit                                                                  | U = Unimplen                                                             | nented bit, rea                                | id as '0'            |                |
| -n = Value | e at POR                                                                                                                                                                                                                                                                               | '1' = Bit is set                                                                 |                                                                      | '0' = Bit is clea                                                        | ared                                           | x = Bit is unkr      | nown           |
| bit 7      | <b>CON:</b> Compa<br>1 = Compara<br>0 = Compara                                                                                                                                                                                                                                        | arator Enable b<br>tor is enabled<br>tor is disabled                             | it                                                                   |                                                                          |                                                |                      |                |
| bit 6      | <b>COE:</b> Compara<br>1 = Compara<br>0 = Compara                                                                                                                                                                                                                                      | arator Output E<br>tor output is protor output is int                            | nable bit<br>esent on the C:<br>ernal only                           | xOUT pin                                                                 |                                                |                      |                |
| bit 5      | <b>CPOL:</b> Comp<br>1 = Compara<br>0 = Compara                                                                                                                                                                                                                                        | barator Output<br>tor output is inv<br>tor output is no                          | Polarity Select<br>/erted<br>t inverted                              | bit                                                                      |                                                |                      |                |
| bit 4-3    | -3 <b>EVPOL&lt;1:0&gt;:</b> Interrupt Polarity Select bits<br>11 = Interrupt generation on any change of the output <sup>(1)</sup><br>10 = Interrupt generation only on high-to-low transition of the output<br>01 = Interrupt generation only on low-to-high transition of the output |                                                                                  |                                                                      |                                                                          |                                                |                      |                |
| bit 2      | <b>CREF:</b> Comp<br>1 = Non-inve<br>0 = Non-inve                                                                                                                                                                                                                                      | parator Referent<br>rting input conr<br>rting input conr                         | ce Select bit (r<br>nects to the inte<br>nects to the Cxl            | ion-inverting inp<br>ernal CVREF vol<br>NA pin                           | out)<br>tage                                   |                      |                |
| bit 1-0    | CCH<1:0>: (                                                                                                                                                                                                                                                                            | Comparator Cha                                                                   | annel Select bi                                                      | ts                                                                       |                                                |                      |                |
|            | 11 = Inverting<br>10 = Inverting<br>01 = Inverting<br>00 = Inverting                                                                                                                                                                                                                   | g input of the co<br>g input of the co<br>g input of the co<br>g input of the co | omparator conr<br>omparator conr<br>omparator conr<br>omparator conr | nects to VBG<br>nects to the C2I<br>nects to the CxI<br>nects to the CxI | NB or C2IND<br>NC pin <sup>(3)</sup><br>NB pin | pin <sup>(2,3)</sup> |                |
| Note 1:    | The CMPxIF bit i after the initial co                                                                                                                                                                                                                                                  | s automatically<br>nfiguration.                                                  | set any time th                                                      | is mode is sele                                                          | cted and must                                  | t be cleared by t    | he application |
| 2:         | Comparators, 1 a                                                                                                                                                                                                                                                                       | and 3, use C2IN                                                                  | NB as an input                                                       | to the inverting                                                         | terminal; Corr                                 | nparator 2 uses      | C2IND.         |

#### REGISTER 24-1: CMxCON: COMPARATOR CONTROL x REGISTER

**3:** C1INC, C2INC and C2IND are all unavailable for 64-pin devices (PIC18F6XK90).

| File    | Name     | Bit 7                | Bit 6                | Bit 5                | Bit 4                | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|----------|----------------------|----------------------|----------------------|----------------------|-------|-------|-------|-------|
| 300008h | CONFIG5L | CP7 <sup>(1)</sup>   | CP6 <sup>(1)</sup>   | CP5 <sup>(1)</sup>   | CP4 <sup>(1)</sup>   | CP3   | CP2   | CP1   | CP0   |
| 300009h | CONFIG5H | CPD                  | CPB                  | -                    | —                    | —     | _     | _     | —     |
| 30000Ah | CONFIG6L | WRT7 <sup>(1)</sup>  | WRT6 <sup>(1)</sup>  | WRT5 <sup>(1)</sup>  | WRT4 <sup>(1)</sup>  | WRT3  | WRT2  | WRT1  | WRT0  |
| 30000Bh | CONFIG6H | WRTD                 | WRTB                 | WRTC                 | _                    | —     | _     | _     | _     |
| 30000Ch | CONFIG7L | EBRT7 <sup>(1)</sup> | EBRT6 <sup>(1)</sup> | EBTR5 <sup>(1)</sup> | EBTR4 <sup>(1)</sup> | EBTR3 | EBTR2 | EBTR1 | EBTR0 |
| 30000Dh | CONFIG7H | —                    | EBTRB                |                      | _                    | _     | _     | _     | _     |

#### TABLE 28-4: SUMMARY OF CODE PROTECTION REGISTERS

Legend: Shaded cells are unimplemented.

Note 1: This bit is available only on the PIC18F67K90 and PIC18F87K90 devices.

#### 28.6.1 PROGRAM MEMORY CODE PROTECTION

The program memory may be read to, or written from, any location using the table read and table write instructions. The Device ID may be read with table reads. The Configuration registers may be read and written with the table read and table write instructions.

In Normal Execution mode, the CPn bits have no direct effect. CPn bits inhibit external reads and writes. A block of user memory may be protected from table writes if the WRTn Configuration bit is '0'.

The EBTRn bits control table reads. For a block of user memory with the EBTRn bit set to '0', a table read instruction that executes from within that block is allowed to read. A table read instruction that executes from a

location outside of that block is not allowed to read and will result in reading '0's. Figures 28-7 through 28-9 illustrate table write and table read protection.

Note: Code protection bits may only be written to a '0' from a '1' state. It is not possible to write a '1' to a bit in the '0' state. Code protection bits are only set to '1' by a full chip erase or block erase function. The full chip erase and block erase functions can only be initiated via ICSP or an external programmer. Refer to the device programming specification for more information.



#### FIGURE 28-7: TABLE WRITE (WRTn) DISALLOWED

| POP                                                                  |                | Рор Тор о                                                                                          | f Return                                                                                | Stack                                                                 | [                                                          |                                                                             |
|----------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------|
| Synta                                                                | ax:            | POP                                                                                                |                                                                                         |                                                                       |                                                            |                                                                             |
| Oper                                                                 | ands:          | None                                                                                               |                                                                                         |                                                                       |                                                            |                                                                             |
| Oper                                                                 | ration:        | $(TOS) \rightarrow b$                                                                              | it bucket                                                                               |                                                                       |                                                            |                                                                             |
| Statu                                                                | is Affected:   | None                                                                                               |                                                                                         |                                                                       |                                                            |                                                                             |
| Enco                                                                 | oding:         | 0000                                                                                               | 0000                                                                                    | 000                                                                   | 0                                                          | 0110                                                                        |
| Desc                                                                 | cription:      | The TOS v<br>stack and i<br>then becor<br>was pushe<br>This instru-<br>the user to<br>stack to inc | alue is p<br>s discard<br>nes the p<br>d onto th<br>ction is p<br>properly<br>corporate | ulled o<br>led. Th<br>previou<br>e retur<br>rovideo<br>mana<br>a soft | ff the<br>le T(<br>ls va<br>n sta<br>d to<br>ge th<br>ware | e return<br>OS value<br>Iue that<br>ack.<br>enable<br>ne return<br>e stack. |
| Word                                                                 | ds:            | 1                                                                                                  |                                                                                         |                                                                       |                                                            |                                                                             |
| Cycle                                                                | es:            | 1                                                                                                  |                                                                                         |                                                                       |                                                            |                                                                             |
| QC                                                                   | ycle Activity: |                                                                                                    |                                                                                         |                                                                       |                                                            |                                                                             |
|                                                                      | Q1             | Q2                                                                                                 | Q                                                                                       | 3                                                                     | Q4                                                         |                                                                             |
|                                                                      | Decode         | No                                                                                                 | POP 1                                                                                   | OS                                                                    |                                                            | No                                                                          |
|                                                                      |                | operation                                                                                          | valu                                                                                    | е                                                                     | ор                                                         | eration                                                                     |
| <u>Exar</u>                                                          | nple:          | POP<br>GOTO                                                                                        | NEW                                                                                     |                                                                       |                                                            |                                                                             |
| Before Instructio<br>TOS<br>Stack (1 lev<br>After Instruction<br>TOS |                | tion<br>level down)                                                                                | = (<br>= (                                                                              | )031A2<br>)14332                                                      | 2h<br>2h                                                   |                                                                             |
|                                                                      |                | n                                                                                                  | ) =<br>1 =                                                                              | )14332<br>NEW                                                         | 2h                                                         |                                                                             |

| PUSI                                           | н                           | Push Top o                                                                                | Push Top of Return Stack                                               |                                                                 |                                                  |                                                           |  |  |
|------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------|--|--|
| Synta                                          | ax:                         | PUSH                                                                                      | PUSH                                                                   |                                                                 |                                                  |                                                           |  |  |
| Oper                                           | ands:                       | None                                                                                      |                                                                        |                                                                 |                                                  |                                                           |  |  |
| Oper                                           | ation:                      | $(PC + 2) \rightarrow$                                                                    | TOS                                                                    |                                                                 |                                                  |                                                           |  |  |
| Statu                                          | s Affected:                 | None                                                                                      |                                                                        |                                                                 |                                                  |                                                           |  |  |
| Enco                                           | ding:                       | 0000                                                                                      | 0000                                                                   | 000                                                             | 00                                               | 0101                                                      |  |  |
| Desc                                           | ription:                    | The PC + 2<br>the return s<br>value is pus<br>This instruc<br>software sta<br>then pushin | is push<br>tack. Th<br>shed dow<br>tion allo<br>ack by m<br>ig it onto | ed onta<br>le prev<br>wn on t<br>ws imp<br>nodifyir<br>o the re | o the<br>ious<br>the s<br>olem<br>ng To<br>eturn | e top of<br>TOS<br>stack.<br>enting a<br>OS and<br>stack. |  |  |
| Word                                           | s:                          | 1                                                                                         | 1                                                                      |                                                                 |                                                  |                                                           |  |  |
| Cycle                                          | es:                         | 1                                                                                         |                                                                        |                                                                 |                                                  |                                                           |  |  |
| QC                                             | vcle Activity:              |                                                                                           |                                                                        |                                                                 |                                                  |                                                           |  |  |
|                                                | Q1                          | Q2                                                                                        | Q                                                                      | 3                                                               |                                                  | Q4                                                        |  |  |
|                                                | Decode                      | PUSH<br>PC + 2 onto<br>return stack                                                       | No<br>operation                                                        |                                                                 | ор                                               | No<br>eration                                             |  |  |
| Exan                                           | <u>nple:</u>                | PUSH                                                                                      |                                                                        |                                                                 |                                                  |                                                           |  |  |
|                                                | Before Instruc<br>TOS<br>PC | ction                                                                                     | = :                                                                    | 345Ah<br>0124h                                                  |                                                  |                                                           |  |  |
| After Instruction<br>PC<br>TOS<br>Stack (1 lev |                             | on<br>level down)                                                                         | = (                                                                    | 0126h<br>0126h<br>345Ah                                         |                                                  |                                                           |  |  |

| XOR         | WF                            | Exclusive OR W with f                                                                                                                                                                                                                              |                        |                         |                           |  |  |
|-------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|---------------------------|--|--|
| Synta       | ax:                           | XORWF                                                                                                                                                                                                                                              | f {,d {,a}]            | •                       |                           |  |  |
| Oper        | rands:                        | 0 ≤ f ≤ 255<br>d ∈ [0,1]<br>a ∈ [0,1]                                                                                                                                                                                                              |                        |                         |                           |  |  |
| Oper        | ration:                       | (W) .XOR.                                                                                                                                                                                                                                          | (f) $\rightarrow$ des  | st                      |                           |  |  |
| Statu       | is Affected:                  | N, Z                                                                                                                                                                                                                                               |                        |                         |                           |  |  |
| Enco        | oding:                        | 0001                                                                                                                                                                                                                                               | 10da                   | ffff                    | ffff                      |  |  |
| Desc        | cription:                     | Exclusive OR the contents of W with<br>register 'f'. If 'd' is '0', the result is stored<br>in W. If 'd' is '1', the result is stored bac<br>in the register 'f'.                                                                                  |                        |                         |                           |  |  |
|             |                               | lf 'a' is '0',<br>If 'a' is '1',<br>GPR bank                                                                                                                                                                                                       | the Acces<br>the BSR i | ss Bank is<br>s used to | s selected.<br>select the |  |  |
|             |                               | If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operate<br>in Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh). See<br>Section 29.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed |                        |                         |                           |  |  |
| Word        | ds:                           | 1                                                                                                                                                                                                                                                  |                        |                         |                           |  |  |
| Cycle       | es:                           | 1                                                                                                                                                                                                                                                  |                        |                         |                           |  |  |
| QC          | ycle Activity:                |                                                                                                                                                                                                                                                    |                        |                         |                           |  |  |
|             | Q1                            | Q2                                                                                                                                                                                                                                                 | Q3                     |                         | Q4                        |  |  |
|             | Decode                        | Read<br>register 'f'                                                                                                                                                                                                                               | Proce<br>Data          | ass N<br>a de           | Nrite to<br>estination    |  |  |
| <u>Exar</u> | nple:                         | XORWF                                                                                                                                                                                                                                              | REG, 1,                | 0                       |                           |  |  |
|             | Before Instruc                | tion                                                                                                                                                                                                                                               |                        |                         |                           |  |  |
|             | REG<br>W                      | = AFh<br>= B5h                                                                                                                                                                                                                                     |                        |                         |                           |  |  |
|             | After Instruction<br>REG<br>W | on<br>= 1Ah<br>= B5h                                                                                                                                                                                                                               |                        |                         |                           |  |  |

### 30.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers and dsPIC<sup>®</sup> digital signal controllers are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - HI-TECH C for Various Device Families
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit™ 3 Debug Express
- Device Programmers
  - PICkit<sup>™</sup> 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits

#### 30.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> operating system-based application that contains:

- A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- · High-level source code debugging
- · Mouse over variable inspection
- Drag and drop variables from source to watch windows
- · Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

#### FIGURE 31-10: CAPTURE/COMPARE/PWM TIMINGS (ECCP1, ECCP2 MODULES)



#### TABLE 31-13: CAPTURE/COMPARE/PWM REQUIREMENTS (ECCP1, ECCP2 MODULES)

| Param<br>No. | Symbol | Characteristic          |                | Min               | Max | Units | Conditions         |
|--------------|--------|-------------------------|----------------|-------------------|-----|-------|--------------------|
| 50           | TCCL   | CCPx Input Low<br>Time  | No prescaler   | 0.5 Tcy + 20      |     | ns    |                    |
|              |        |                         | With prescaler | 10                | _   | ns    |                    |
| 51           | ТссН   | CCPx Input<br>High Time | No prescaler   | 0.5 Tcy + 20      |     | ns    |                    |
|              |        |                         | With prescaler | 10                | _   | ns    |                    |
| 52           | TCCP   | CCPx Input Period       |                | <u>3 Tcy + 40</u> |     | ns    | N = prescale       |
|              |        |                         |                | N                 |     |       | value (1, 4 or 16) |
| 53           | TCCR   | CCPx Output Fall Time   |                | —                 | 25  | ns    |                    |
| 54           | TCCF   | CCPx Output Fall Time   |                | —                 | 25  | ns    |                    |

### 32.0 PACKAGING INFORMATION

#### 32.1 Package Marking Information



### Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3180 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung Tel: 886-7-213-7830 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

05/02/11