#### NXP USA Inc. - MK22DX128VLH5 Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                 |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 40                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 4K x 8                                                                |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 18x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk22dx128vlh5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### ran identification

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                         |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                             |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                            |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |
| СС    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>18 = 180 MHz</li> </ul>                                                                                                                                                                                                                                                           |
| N     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                       |

# 2.4 Example

This is an example part number:

MK22DN512VLH5

# 2.5 Small package marking

In an effort to save space, small package devices use special marking on the chip. These markings have the following format:

#### Q ## C F T PP

This table lists the possible values for each field in the part number for small packages (not all combinations are valid):



reminology and guidelines

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



## 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.6 Relationship between ratings and operating requirements





# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

## 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

## 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

Figure 1. Input signal measurement reference

# 5.2 Nonswitching electrical specifications

# 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol             | Description                                                                              | Min.                 | Max.                 | Unit | Notes |
|--------------------|------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                                                           | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>   | Analog supply voltage                                                                    | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$ | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| V <sub>BAT</sub>   | RTC battery supply voltage                                                               | 1.71                 | 3.6                  | V    |       |
| V <sub>IH</sub>    | Input high voltage                                                                       |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | $0.7 \times V_{DD}$  | _                    | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>    | Input low voltage                                                                        |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | —                    | $0.35 \times V_{DD}$ | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | —                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>   | Input hysteresis                                                                         | $0.06 \times V_{DD}$ | —                    | V    |       |
| I <sub>ICIO</sub>  | I/O pin DC injection current — single pin                                                |                      |                      |      | 1     |
|                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> |                      |                      | mA   |       |
|                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul> | -3                   | —                    |      |       |
|                    |                                                                                          | —                    | +3                   |      |       |

Table continues on the next page ...



Notes

1. Rising threshold is the sum of falling threshold and hysteresis voltage

|                       |                                        | porating | roquiron |      |      |  |
|-----------------------|----------------------------------------|----------|----------|------|------|--|
| Symbol                | Description                            | Min.     | Тур.     | Max. | Unit |  |
| V <sub>POR VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8      | 1.1      | 1.5  | V    |  |

Table 3. VBAT power operating requirements

#### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                                            | Min.                  | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                                              |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA                                  | V <sub>DD</sub> – 0.5 | —    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA                                  | V <sub>DD</sub> – 0.5 | —    | V    |       |
|                  | Output high voltage — low drive strength                                                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA                                   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -0.6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | —    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                                | _                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA                                    | —                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 3 \text{ mA}$    | —                     | 0.5  | V    |       |
|                  | Output low voltage — low drive strength                                                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA                                    | —                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 0.6 \text{ mA}$  | —                     | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                 |                       | 100  | mA   |       |
| l <sub>IN</sub>  | Input leakage current (per pin)                                                                        |                       |      |      |       |
|                  | @ full temperature range                                                                               | _                     | 1.0  | μA   | 1     |
|                  | • @ 25 °C                                                                                              | —                     | 0.1  | μΑ   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                             | _                     | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                                                |                       | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                              | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                                            | 22                    | 50   | kΩ   | 3     |

1. Tested by ganged leakage method

- 2. Measured at Vinput =  $V_{SS}$
- 3. Measured at Vinput = V<sub>DD</sub>



| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V<br>• @ -40 to 25°C               | _    | 1.03  | 1.8  | μA   |       |
|                       | • @ 50°C                                                                       |      | 1.92  | 7.5  |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                          |      | 4.03  | 15.9 |      |       |
|                       |                                                                                |      | 17.43 | 28.7 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  | _    | 0.543 | 1.1  | μA   |       |
|                       | • @ -40 to 25°C                                                                |      | 1.36  | 7.58 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 3.39  | 14.3 |      |       |
|                       | • @ 105°C                                                                      |      | 16.52 | 24.1 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled |      | 0.359 | 0.95 | μA   |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              |      | 1.03  | 6.8  |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 2.87  | 15.4 |      |       |
|                       | • @ 105°C                                                                      |      | 15.20 | 25.3 |      |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers at 3.0 V               | _    | 0.91  | 1.1  | μA   | 9     |
|                       | • @ –40 to 25°C                                                                |      | 1.1   | 1.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 1.5   | 1.85 |      |       |
|                       | • @ 105°C                                                                      |      | 4.3   | 5.7  |      |       |

 Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32 kHz oscillator current and RTC operation.

## 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL





Figure 2. Run mode supply current vs. core frequency



- 3.  $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}, f_{OSC} = 12 \text{ MHz} \text{ (crystal)}, f_{SYS} = 48 \text{ MHz}, f_{BUS} = 48 \text{ MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

# 5.3 Switching specifications

## 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                 | Description                                            | Min. | Max. | Unit | Notes |
|------------------------|--------------------------------------------------------|------|------|------|-------|
|                        | Normal run mode                                        | 9    |      | •    |       |
| f <sub>SYS</sub>       | System and core clock                                  | —    | 50   | MHz  |       |
|                        | System and core clock when Full Speed USB in operation | 20   | —    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 50   | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub>     | LPTMR clock                                            | —    | 25   | MHz  |       |
|                        | VLPR mode <sup>1</sup>                                 |      |      | •    |       |
| f <sub>SYS</sub>       | System and core clock                                  | —    | 4    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 4    | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 1    | MHz  |       |
| f <sub>ERCLK</sub>     | External reference clock                               | —    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub> | LPTMR clock                                            |      | 25   | MHz  |       |

Table continues on the next page...



| Board type | Symbol          | Description                                                                                                       | 64 LQFP | Unit | Notes |
|------------|-----------------|-------------------------------------------------------------------------------------------------------------------|---------|------|-------|
| _          | Ψ <sub>JT</sub> | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection) | 3       | °C/W | 6     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air) with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.
- 3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions Forced Convection (Moving Air)* with the board horizontal.
- 4. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.
- 5. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 6. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

## 6.1 Core modules

## 6.1.1 JTAG electricals

 Table 12. JTAG limited voltage range electricals

| Symbol | Description                 | Min. | Max. | Unit |
|--------|-----------------------------|------|------|------|
|        | Operating voltage           | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation |      |      | MHz  |
|        | Boundary Scan               | 0    | 10   |      |
|        | JTAG and CJTAG              | 0    | 25   |      |
|        | Serial Wire Debug           | 0    | 50   |      |
| J2     | TCLK cycle period           | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width      |      |      |      |
|        | Boundary Scan               | 50   | —    | ns   |
|        | JTAG and CJTAG              | 20   | —    | ns   |
|        | Serial Wire Debug           | 10   | —    | ns   |
| J4     | TCLK rise and fall times    | —    | 3    | ns   |

Table continues on the next page...



4. Crystal startup time is defined as the time between oscillator being enabled and OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

## 6.3.3 32 kHz oscillator electrical characteristics

#### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | _    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | —    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         |      | 0.6  | _    | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

#### 6.3.3.2 32 kHz oscillator frequency specifications Table 18. 32 kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.             | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|------------------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —                | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | —    | 1000   | —                | ms   | 1     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | —      | V <sub>BAT</sub> | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The
oscillator remains enabled and XTAL32 must be left unconnected.

3. The parameter specified is a peak-to-peak value and  $V_{IH}$  and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$  to  $V_{BAT}$ .

# 6.4 Memories and memory interfaces

## 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.



## 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | —    | 13   | 113  | ms   | 1     |
| t <sub>hversblk256k</sub> | Erase Block high-voltage time for 256 KB |      | 104  | 904  | ms   | 1     |

#### Table 19. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

#### 6.4.1.2 Flash timing specifications — commands Table 20. Flash command timing specifications

| Symbol                  | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                  |      |      |      |      |       |
| t <sub>rd1blk64k</sub>  | • 64 KB data flash                            | —    | —    | 0.9  | ms   |       |
| t <sub>rd1blk256k</sub> | • 256 KB program flash                        | —    | —    | 1.7  | ms   |       |
| t <sub>rd1sec2k</sub>   | Read 1s Section execution time (flash sector) | _    | _    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                  | _    | _    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                  | _    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time               | _    | 65   | 145  | μs   |       |
|                         | Erase Flash Block execution time              |      |      |      |      | 2     |
| t <sub>ersblk64k</sub>  | • 64 KB data flash                            | —    | 58   | 580  | ms   |       |
| t <sub>ersblk256k</sub> | • 256 KB program flash                        | —    | 122  | 985  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time             | _    | 14   | 114  | ms   | 2     |
|                         | Program Section execution time                |      |      |      |      |       |
| t <sub>pgmsec512</sub>  | <ul> <li>512 bytes flash</li> </ul>           | —    | 2.4  | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                  | _    | 4.7  | _    | ms   |       |
| t <sub>pgmsec2k</sub>   | • 2 KB flash                                  | —    | 9.3  |      | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time             | —    | —    | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                      | _    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                   |      | 65   |      | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time               |      | 250  | 2000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time     |      |      | 30   | μs   | 1     |

Table continues on the next page ...



- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</li>
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 9. ADC input impedance equivalency diagram

#### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description                  | Conditions <sup>1</sup> .            | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes                   |
|----------------------|------------------------------|--------------------------------------|--------------|-------------------|--------------|------------------|-------------------------|
| I <sub>DDA_ADC</sub> | Supply current               |                                      | 0.215        | —                 | 1.7          | mA               | 3                       |
|                      | ADC                          | • ADLPC = 1, ADHSC = 0               | 1.2          | 2.4               | 3.9          | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1               | 2.4          | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub>      |
| TADACK               |                              | • ADLPC = 0, ADHSC = 0               | 3.0          | 5.2               | 7.3          | MHz              |                         |
|                      |                              | • ADLPC = 0, ADHSC = 1               | 4.4          | 6.2               | 9.5          | MHz              |                         |
|                      | Sample Time                  | See Reference Manual chapter         | for sample t | imes              |              |                  |                         |
| TUE                  | Total unadjusted             | 12-bit modes                         | —            | ±4                | ±6.8         | LSB <sup>4</sup> | 5                       |
|                      | error                        | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±1.4              | ±2.1         |                  |                         |
| DNL                  | Differential non-            | 12-bit modes                         | _            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                    |                                      |              |                   | -0.3 to 0.5  |                  |                         |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.2              |              |                  |                         |

Table continues on the next page ...



| Symbol              | Description                        | Conditions <sup>1</sup> .                       | Min. | Typ. <sup>2</sup>      | Max.         | Unit             | Notes                                                                     |
|---------------------|------------------------------------|-------------------------------------------------|------|------------------------|--------------|------------------|---------------------------------------------------------------------------|
| INL                 | Integral non-                      | 12-bit modes                                    | —    | ±1.0                   | -2.7 to +1.9 | LSB <sup>4</sup> | 5                                                                         |
|                     | linearity                          |                                                 |      |                        | -0.7 to +0.5 |                  |                                                                           |
|                     |                                    | <ul> <li>&lt;12-bit modes</li> </ul>            | —    | ±0.5                   |              |                  |                                                                           |
| E <sub>FS</sub>     | Full-scale error                   | 12-bit modes                                    | —    | -4                     | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =                                                       |
|                     |                                    | <ul> <li>&lt;12-bit modes</li> </ul>            | _    | -1.4                   | -1.8         |                  | V <sub>DDA</sub>                                                          |
| EQ                  | Quantization                       | 16-bit modes                                    | —    | -1 to 0                | —            | LSB <sup>4</sup> |                                                                           |
|                     | error                              | • ≤13-bit modes                                 | _    |                        | ±0.5         |                  |                                                                           |
| ENOB                | Effective number                   | 16-bit differential mode                        |      |                        |              |                  | 6                                                                         |
|                     | of bits                            | • Avg = 32                                      | 12.8 | 14.5                   | _            | bits             |                                                                           |
|                     |                                    | • Avg = 4                                       | 11.9 | 13.8                   | —            | bits             |                                                                           |
|                     |                                    | 16-bit single-ended mode                        |      |                        |              |                  |                                                                           |
|                     |                                    | • Avg = 32                                      | 12.2 | 13.9                   | _            | bits             |                                                                           |
|                     |                                    | • Avg = 4                                       | 11.4 | 13.1                   | _            | bits             |                                                                           |
| SINAD               | Signal-to-noise<br>plus distortion | See ENOB                                        | 6.02 | 2 × ENOB +             | 1.76         | dB               |                                                                           |
| THD                 | Total harmonic                     | 16-bit differential mode                        |      |                        |              |                  | 7                                                                         |
|                     | distortion                         | • Avg = 32                                      | _    | -94                    | _            | dB               |                                                                           |
|                     |                                    | 16-bit single-ended mode                        | _    | -85                    | _            | dB               |                                                                           |
|                     |                                    | • Avg = 32                                      |      |                        |              |                  |                                                                           |
| SFDR                | Spurious free                      | 16-bit differential mode                        |      |                        |              |                  | 7                                                                         |
|                     | dynamic range                      | • Avg = 32                                      | 82   | 95                     | —            | dB               |                                                                           |
|                     |                                    | 16-bit single-ended mode                        | 79   | 90                     |              | dB               |                                                                           |
|                     |                                    | • Avg = 32                                      |      | 30                     |              | ЧD               |                                                                           |
| E <sub>IL</sub>     | Input leakage<br>error             |                                                 |      | $I_{In} \times R_{AS}$ |              | mV               | I <sub>In</sub> =<br>leakage<br>current                                   |
|                     |                                    |                                                 |      |                        |              |                  | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor slope                  | Across the full temperature range of the device | 1.55 | 1.62                   | 1.69         | mV/°C            | 8                                                                         |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage             | 25 °C                                           | 706  | 716                    | 726          | mV               | 8                                                                         |

## Table 25. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$ 



Peripheral operating requirements and behaviors



Figure 13. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

## 6.6.3 12-bit DAC electrical characteristics

#### 6.6.3.1 12-bit DAC operating requirements Table 27. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min.                                      | Max. | Unit | Notes |
|-------------------|-------------------------|-------------------------------------------|------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71                                      | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13                                      | 3.6  | V    | 1     |
| T <sub>A</sub>    | Temperature             | Operating temperature range of the device |      | °C   |       |
| CL                | Output load capacitance | _                                         | 100  | pF   | 2     |
| ١L                | Output load current     |                                           | 1    | mA   |       |

1. The DAC reference can be selected to be V<sub>DDA</sub> or the voltage output of the VREF module (VREF\_OUT)

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC



| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 25   | —    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    | _    | ns   |

Table 39. I2S/SAI master mode timing (continued)



#### Figure 20. I2S/SAI timing — master modes

#### Table 40. I2S/SAI slave mode timing

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | _    | 21   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear





Figure 21. I2S/SAI timing — slave modes

# 6.8.9 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

 Table 41. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | —    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | -    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | —    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 75   | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | —    | ns          |





Figure 22. I2S/SAI timing — master modes

# Table 42. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | —    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | —    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 87   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



ensions



Figure 23. I2S/SAI timing — slave modes

# 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 64-pin LQFP                              | 98ASS23234W                   |

# 8 Pinout

# 8.1 K22 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

### NOTE

• The analog input signals ADC0\_SE10, ADC0\_SE11, ADC0\_DP1, and ADC0\_DM1 are available only for K11,

#### K22 Sub-Family Data Sheet, Rev. 4, 08/2013.







Figure 24. K22 64 LQFP Pinout Diagram

# 9 Revision History

The following table provides a revision history for this document.

K22 Sub-Family Data Sheet, Rev. 4, 08/2013.