

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | -                                                                     |
| Core Size                  | -                                                                     |
| Speed                      | -                                                                     |
| Connectivity               | -                                                                     |
| Peripherals                | -                                                                     |
| Number of I/O              | -                                                                     |
| Program Memory Size        | -                                                                     |
| Program Memory Type        | -                                                                     |
| EEPROM Size                | -                                                                     |
| RAM Size                   | -                                                                     |
| Voltage - Supply (Vcc/Vdd) | -                                                                     |
| Data Converters            | -                                                                     |
| Oscillator Type            | -                                                                     |
| Operating Temperature      | -                                                                     |
| Mounting Type              | -                                                                     |
| Package / Case             | -                                                                     |
| Supplier Device Package    | -                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk22dx256vlh5 |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# 1 Ordering parts

## 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK22 and MK22.

# 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

## 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K22                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...



reminology and guidelines

## 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

## 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

## 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



## 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.4 Voltage and current operating ratings

| Symbol               | Description                                                    | Min.                  | Max.                  | Unit |
|----------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>      | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>      | Digital supply current                                         | —                     | 155                   | mA   |
| V <sub>DIO</sub>     | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  |                       | V    |
| V <sub>AIO</sub>     | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>       | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub>     | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>USB0_DP</sub> | USB0_DP input voltage                                          | -0.3                  | 3.63                  | V    |
| V <sub>USB0_DM</sub> | USB0_DM input voltage                                          | -0.3                  | 3.63                  | V    |
| VREGIN               | USB regulator input                                            | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub>     | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General



## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

Figure 1. Input signal measurement reference

## 5.2 Nonswitching electrical specifications

# 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol             | Description                                                                              | Min.                 | Max.                 | Unit | Notes |
|--------------------|------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                                                           | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>   | Analog supply voltage                                                                    | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$ | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| V <sub>BAT</sub>   | RTC battery supply voltage                                                               | 1.71                 | 3.6                  | V    |       |
| V <sub>IH</sub>    | Input high voltage                                                                       |                      |                      |      |       |
|                    | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                              | $0.7 \times V_{DD}$  | —                    | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>    | Input low voltage                                                                        |                      |                      |      |       |
|                    | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                              | _                    | $0.35 \times V_{DD}$ | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | _                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>   | Input hysteresis                                                                         | $0.06 \times V_{DD}$ | _                    | V    |       |
| I <sub>ICIO</sub>  | I/O pin DC injection current — single pin                                                |                      |                      |      | 1     |
|                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> |                      |                      | mA   |       |
|                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul> | -3                   | —                    |      |       |
|                    |                                                                                          | —                    | +3                   |      |       |

Table continues on the next page...





Figure 2. Run mode supply current vs. core frequency



General



Figure 3. VLPR mode supply current vs. core frequency

## 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | —    | 3, 4  |

1. This data was collected on a MK20DN128VLH5 64pin LQFP device.

2. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.





Figure 4. Test clock input timing



Figure 5. Boundary scan (JTAG) timing





Figure 6. Test Access Port timing





## 6.2 System modules

There are no specifications necessary for the device's system modules.

# 6.3 Clock modules



| Symbol                   | Description                                                                                                                    | Min.   | Тур. | Max.                                                          | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------|------|---------------------------------------------------------------|------|-------|
| J <sub>cyc_fll</sub>     | FLL period jitter                                                                                                              |        | 180  | _                                                             | ps   |       |
|                          | <ul> <li>f<sub>DCO</sub> = 48 MHz</li> <li>f<sub>DCO</sub> = 98 MHz</li> </ul>                                                 | _      | 150  | _                                                             |      |       |
| t <sub>fll_acquire</sub> | FLL target frequency acquisition time                                                                                          | —      | —    | 1                                                             | ms   | 7     |
|                          | P                                                                                                                              | LL     |      |                                                               |      |       |
| f <sub>vco</sub>         | VCO operating frequency                                                                                                        | 48.0   | —    | 100                                                           | MHz  |       |
| I <sub>pll</sub>         | PLL operating current<br>• PLL @ 96 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 48) | _      | 1060 | -                                                             | μΑ   | 8     |
| I <sub>pli</sub>         | PLL operating current<br>• PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 24) | _      | 600  | -                                                             | μA   | 8     |
| f <sub>pll_ref</sub>     | PLL reference frequency range                                                                                                  | 2.0    | —    | 4.0                                                           | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (RMS)                                                                                                        |        |      |                                                               |      | 9     |
|                          | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 120  | _                                                             | ps   |       |
|                          | • f <sub>vco</sub> = 100 MHz                                                                                                   | _      | 50   | _                                                             | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated jitter over 1µs (RMS)                                                                                          |        |      |                                                               |      | 9     |
|                          | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 1350 | _                                                             | ps   |       |
|                          | • f <sub>vco</sub> = 100 MHz                                                                                                   | _      | 600  | _                                                             | ps   |       |
| D <sub>lock</sub>        | Lock entry frequency tolerance                                                                                                 | ± 1.49 | -    | ± 2.98                                                        | %    |       |
| D <sub>unl</sub>         | Lock exit frequency tolerance                                                                                                  | ± 4.47 | -    | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub>    | Lock detector detection time                                                                                                   | —      | —    | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 10    |

Table 14. MCG specifications (continued)

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. 2 V <= VDD <= 3.6 V.
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco\_t</sub>) over voltage and temperature should be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 9. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

## 6.3.2 Oscillator electrical specifications



| Symbol                  | Description                                              | Min.       | Тур.         | Max.     | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|----------|------|-------|
|                         | Swap Control execution time                              |            |              |          |      |       |
| t <sub>swapx01</sub>    | control code 0x01                                        | _          | 200          | _        | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                                        | —          | 70           | 150      | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                                        | —          | 70           | 150      | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                                        | —          | _            | 30       | μs   |       |
|                         | Program Partition for EEPROM execution time              |            |              |          |      |       |
| t <sub>pgmpart64k</sub> | 64 KB FlexNVM                                            | —          | 138          | _        | ms   |       |
|                         | Set FlexRAM Function execution time:                     |            |              |          |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                        | —          | 70           | _        | μs   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                      | —          | 0.8          | 1.2      | ms   |       |
| t <sub>setram64k</sub>  | 64 KB EEPROM backup                                      | —          | 1.3          | 1.9      | ms   |       |
|                         | Byte-write to FlexRAM                                    | for EEPRON | l operation  |          | I    |       |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time     |            | 175          | 260      | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | —          | 385          | 1800     | μs   |       |
| t <sub>eewr8b64k</sub>  | 64 KB EEPROM backup                                      |            | 475          | 2000     | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | / operation  |          |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | —          | 175          | 260      | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | —          | 385          | 1800     | μs   |       |
| t <sub>eewr16b64k</sub> | 64 KB EEPROM backup                                      | —          | 475          | 2000     | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | <u>ו</u> |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | —          | 360          | 540      | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |          |      |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | —          | 630          | 2050     | μs   |       |
| t <sub>eewr32b64k</sub> | 64 KB EEPROM backup                                      | —          | 810          | 2250     | μs   |       |

## Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.



## 6.4.1.3 Flash high voltage current behaviors Table 21. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       |      | 1.5  | 4.0  | mA   |

## 6.4.1.4 Reliability specifications Table 22. NVM reliability specifications

| Symbol                                 | Description                                                  | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |  |
|----------------------------------------|--------------------------------------------------------------|----------|-------------------|------|--------|-------|--|--|
|                                        | Program                                                      | n Flash  | -                 |      | •      |       |  |  |
| t <sub>nvmretp10k</sub>                |                                                              |          |                   |      |        |       |  |  |
| t <sub>nvmretp1k</sub>                 | Data retention after up to 1 K cycles                        | 20       | 100               | _    | years  |       |  |  |
| n <sub>nvmcycp</sub> Cycling endurance |                                                              |          | 50 K              | _    | cycles | 2     |  |  |
|                                        | Data                                                         | Flash    |                   |      |        |       |  |  |
| t <sub>nvmretd10k</sub>                | Data retention after up to 10 K cycles                       | 5        | 50                | _    | years  |       |  |  |
| t <sub>nvmretd1k</sub>                 | t <sub>nvmretd1k</sub> Data retention after up to 1 K cycles |          | 100               | _    | years  |       |  |  |
| n <sub>nvmcycd</sub> Cycling endurance |                                                              | 10 K     | 50 K              | _    | cycles | 2     |  |  |
|                                        | FlexRAM a                                                    | s EEPROM |                   |      |        |       |  |  |
| t <sub>nvmretee100</sub>               | Data retention up to 100% of write endurance                 | 5        | 50                | _    | years  |       |  |  |
| t <sub>nvmretee10</sub>                | Data retention up to 10% of write endurance                  | 20       | 100               | _    | years  |       |  |  |
|                                        | Write endurance                                              |          |                   |      |        | 3     |  |  |
| n <sub>nvmwree16</sub>                 | <ul> <li>EEPROM backup to FlexRAM ratio = 16</li> </ul>      | 35 K     | 175 K             | _    | writes |       |  |  |
| n <sub>nvmwree128</sub>                | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul>     | 315 K    | 1.6 M             | _    | writes |       |  |  |
| n <sub>nvmwree512</sub>                | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul>     | 1.27 M   | 6.4 M             | _    | writes |       |  |  |
| n <sub>nvmwree4k</sub>                 | • EEPROM backup to FlexRAM ratio = 4096                      | 10 M     | 50 M              | _    | writes |       |  |  |

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40 °C  $\leq$  T<sub>j</sub>  $\leq$  °C.

3. Write endurance represents the number of writes to each FlexRAM location at -40 °C ≤Tj ≤ °C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM.



## 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 24 and Table 25 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                       | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                         | 1.71             | _                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                  | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                  | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                         | VREFL            |                   | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                  | VREFL            | _                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                      | —                | 8                 | 10               | pF   |       |
|                   |                                   | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>            | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                  |                  | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source<br>resistance       | 13-bit / 12-bit modes                                            |                  |                   |                  |      | 3     |
|                   |                                   | f <sub>ADCK</sub> < 4 MHz                                        | _                | —                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                    | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                      | 2.0              |                   | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion<br>rate            | ≤ 13-bit modes                                                   |                  |                   |                  |      | 5     |
|                   |                                   | No ADC hardware averaging                                        | 20.000           | —                 | 818.330          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |
| C <sub>rate</sub> | ADC conversion                    | 16-bit mode                                                      |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging                                        | 37.037           | —                 | 461.467          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |

## 6.6.1.1 16-bit ADC operating conditions Table 24. 16-bit ADC operating conditions



| Symbol              | Description                        | Conditions <sup>1</sup> .                       | Min.               | Typ. <sup>2</sup>                 | Max.         | Unit             | Notes                                                                     |
|---------------------|------------------------------------|-------------------------------------------------|--------------------|-----------------------------------|--------------|------------------|---------------------------------------------------------------------------|
| INL                 | Integral non-                      | 12-bit modes                                    |                    | ±1.0                              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                                                                         |
|                     | linearity                          |                                                 |                    |                                   | -0.7 to +0.5 |                  |                                                                           |
|                     |                                    | <ul> <li>&lt;12-bit modes</li> </ul>            | _                  | ±0.5                              |              |                  |                                                                           |
| E <sub>FS</sub>     | Full-scale error                   | 12-bit modes                                    | —                  | -4                                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =                                                       |
|                     |                                    | 12-bit modes                                    | _                  | -1.4                              | -1.8         |                  | V <sub>DDA</sub><br>5                                                     |
| EQ                  | Quantization                       | 16-bit modes                                    |                    | -1 to 0                           | _            | LSB <sup>4</sup> |                                                                           |
|                     | error                              | <ul> <li>≤13-bit modes</li> </ul>               | _                  |                                   | ±0.5         |                  |                                                                           |
| ENOB                | Effective number                   | 16-bit differential mode                        |                    |                                   |              |                  | 6                                                                         |
|                     | of bits                            | • Avg = 32                                      | 12.8               | 14.5                              | _            | bits             |                                                                           |
|                     |                                    | • Avg = 4                                       | 11.9               | 13.8                              | —            | bits             |                                                                           |
|                     |                                    | 16-bit single-ended mode                        |                    |                                   |              |                  |                                                                           |
|                     |                                    | • Avg = 32                                      | 12.2               | 13.9                              |              | bits             |                                                                           |
|                     |                                    | • Avg = 4                                       | 11.4               | 13.1                              | _            | bits             |                                                                           |
| SINAD               | Signal-to-noise<br>plus distortion | See ENOB                                        | 6.02 × ENOB + 1.76 |                                   |              | dB               |                                                                           |
| THD                 | Total harmonic                     | 16-bit differential mode                        |                    |                                   |              |                  | 7                                                                         |
|                     | distortion                         | • Avg = 32                                      | _                  | -94                               | —            | dB               |                                                                           |
|                     |                                    | 16-bit single-ended mode                        | _                  | -85                               | _            | dB               |                                                                           |
|                     |                                    | • Avg = 32                                      |                    |                                   |              |                  |                                                                           |
| SFDR                | Spurious free                      | 16-bit differential mode                        |                    |                                   |              |                  | 7                                                                         |
|                     | dynamic range                      | • Avg = 32                                      | 82                 | 95                                | —            | dB               |                                                                           |
|                     |                                    | 16-bit single-ended mode                        | 78                 | 90                                |              | dB               |                                                                           |
|                     |                                    | • Avg = 32                                      | 70                 | 90                                | _            | uВ               |                                                                           |
| E <sub>IL</sub>     | Input leakage<br>error             |                                                 |                    | I <sub>In</sub> × R <sub>AS</sub> |              |                  | I <sub>In</sub> =<br>leakage<br>current                                   |
|                     |                                    |                                                 |                    |                                   |              |                  | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor<br>slope               | Across the full temperature range of the device | 1.55               | 1.62                              | 1.69         | mV/°C            | 8                                                                         |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage             | 25 °C                                           | 706                | 716                               | 726          | mV               | 8                                                                         |

## Table 25. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$ 



- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz



## Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 10. Typical ENOB vs. ADC\_CLK for 16-bit differential mode





Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 11. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

## 6.6.2 CMP and 6-bit DAC electrical specifications Table 26. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------|
| $V_{DD}$           | Supply voltage                                      | 1.71                  |      | 3.6             | V    |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | —                     | _    | 200             | μA   |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | —                     | _    | 20              | μA   |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 |      | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                         | —                     | _    | 20              | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |      |
|                    | • CR0[HYSTCTR] = 00                                 | _                     | 5    | —               | mV   |
|                    | • CR0[HYSTCTR] = 01                                 | _                     | 10   | —               | mV   |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | —               | mV   |
|                    | • CR0[HYSTCTR] = 11                                 | —                     | 30   | —               | mV   |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    | _               | V    |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns   |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns   |
|                    | Analog comparator initialization delay <sup>2</sup> |                       |      | 40              | μs   |

Table continues on the next page ...







## 6.8.6 I<sup>2</sup>C switching specifications

See General switching specifications.

## 6.8.7 UART switching specifications

See General switching specifications.

# 6.8.8 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | _    | ns          |
| S2   | I2S_MCLK (as an input) pulse width high/low                       | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | -    | 15   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | —    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 15   | ns          |

Table 39. I2S/SAI master mode timing

Table continues on the next page...





Figure 21. I2S/SAI timing — slave modes

# 6.8.9 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

 Table 41. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | —    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | —    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | -    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 75   | -    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | —    | ns          |

|  | $\mathbf{\nabla}$ |  |
|--|-------------------|--|
|  |                   |  |
|  |                   |  |

| 64<br>LQFP | Default   | ALTO      | ALT1               | ALT2      | ALT3                        | ALT4         | ALT5 | ALT6      | ALT7     | EzPort |
|------------|-----------|-----------|--------------------|-----------|-----------------------------|--------------|------|-----------|----------|--------|
| 48         | VDD       | VDD       |                    |           |                             |              |      |           |          |        |
| 49         | DISABLED  |           | PTC4/<br>LLWU_P8   | SPI0_PCS0 | UART1_TX                    | FTM0_CH3     |      | CMP1_OUT  |          |        |
| 50         | DISABLED  |           | PTC5/<br>LLWU_P9   | SPI0_SCK  | LPTMR0_ALT2                 | I2S0_RXD0    |      | CMP0_OUT  | FTM0_CH2 |        |
| 51         | CMP0_IN0  | CMP0_IN0  | PTC6/<br>LLWU_P10  | SPI0_SOUT | PDB0_EXTRG                  | I2S0_RX_BCLK |      | I2S0_MCLK |          |        |
| 52         | CMP0_IN1  | CMP0_IN1  | PTC7               | SPI0_SIN  | USB_SOF_OUT                 | I2S0_RX_FS   |      |           |          |        |
| 53         | CMP0_IN2  | CMP0_IN2  | PTC8               |           |                             | I2S0_MCLK    |      |           |          |        |
| 54         | CMP0_IN3  | CMP0_IN3  | PTC9               |           |                             | I2S0_RX_BCLK |      | FTM2_FLT0 |          |        |
| 55         | DISABLED  |           | PTC10              | I2C1_SCL  |                             | I2S0_RX_FS   |      |           |          |        |
| 56         | DISABLED  |           | PTC11/<br>LLWU_P11 | I2C1_SDA  |                             | 12S0_RXD1    |      |           |          |        |
| 57         | DISABLED  |           | PTD0/<br>LLWU_P12  | SPI0_PCS0 | UART2_RTS_b                 |              |      |           |          |        |
| 58         | ADC0_SE5b | ADC0_SE5b | PTD1               | SPI0_SCK  | UART2_CTS_b                 |              |      |           |          |        |
| 59         | DISABLED  |           | PTD2/<br>LLWU_P13  | SPI0_SOUT | UART2_RX                    | I2C0_SCL     |      |           |          |        |
| 60         | DISABLED  |           | PTD3               | SPI0_SIN  | UART2_TX                    | I2C0_SDA     |      |           |          |        |
| 61         | ADC0_SE21 | ADC0_SE21 | PTD4/<br>LLWU_P14  | SPI0_PCS1 | UART0_RTS_b                 | FTM0_CH4     |      | EWM_IN    |          |        |
| 62         | ADC0_SE6b | ADC0_SE6b | PTD5               | SPI0_PCS2 | UART0_CTS_b/<br>UART0_COL_b | FTM0_CH5     |      | EWM_OUT_b |          |        |
| 63         | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15  | SPI0_PCS3 | UART0_RX                    | FTM0_CH6     |      | FTM0_FLT0 |          |        |
| 64         | ADC0_SE22 | ADC0_SE22 | PTD7               | CMT_IRO   | UART0_TX                    | FTM0_CH7     |      | FTM0_FLT1 |          |        |

## 8.2 K22 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2012-2013 Freescale Semiconductor, Inc.

Document Number: K22P64M50SF4 Rev. 4 08/2013

