# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | HC08                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 8MHz                                                                     |
| Connectivity               | SCI, SPI                                                                 |
| Peripherals                | LVD, POR, PWM                                                            |
| Number of I/O              | 33                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | A/D 8x8b                                                                 |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-QFP                                                                   |
| Supplier Device Package    | 44-QFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68hc908gp32cfb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **List of Sections**

| Section 1. General Description                              |
|-------------------------------------------------------------|
| Section 2. Memory Map43                                     |
| Section 3. Low-Power Modes                                  |
| Section 4. Resets and Interrupts                            |
| Section 5. Analog-to-Digital Converter (ADC)87              |
| Section 6. Break Module (BRK)97                             |
| Section 7. Clock Generator Module (CGMC)105                 |
| Section 8. Configuration Register (CONFIG)137               |
| Section 9. Computer Operating Properly (COP)141             |
| Section 10. Central Processor Unit (CPU)147                 |
| Section 11. FLASH Memory165                                 |
| Section 12. External Interrupt (IRQ)175                     |
| Section 13. Keyboard Interrupt Module (KBI)181              |
| Section 14. Low-Voltage Inhibit (LVI)                       |
| Section 15. Monitor ROM (MON)                               |
| Section 16. Input/Output (I/O) Ports                        |
| Section 17. Random-Access Memory (RAM)235                   |
| Section 18. Serial Communications Interface<br>Module (SCI) |
| Section 19. System Integration Module (SIM)277              |

# **General Description**



| Pins not available on 42-pin package | Internal connection |
|--------------------------------------|---------------------|
| PTC5                                 | Connected to ground |
| PTC6                                 | Connected to ground |

#### Figure 1-3. 42-Pin SDIP Pin Assignments

applications can disengage the PLL without turning it off. Applications that require the PLL to wake the MCU from wait mode also can deselect the PLL output without turning off the PLL.

#### 3.6.2 Stop Mode

If the OSCSTOPEN bit in the CONFIG register is cleared (default), then the STOP instruction disables the CGM (oscillator and phase-locked loop) and holds low all CGM outputs (CGMXCLK, CGMOUT, and CGMINT).

If the STOP instruction is executed with the VCO clock, CGMVCLK, divided by two driving CGMOUT, the PLL automatically clears the BCS bit in the PLL control register (PCTL), thereby selecting the crystal clock, CGMXCLK, divided by two as the source of CGMOUT. When the MCU recovers from STOP, the crystal clock divided by two drives CGMOUT and BCS remains clear.

If the OSCSTOPEN bit in the CONFIG register is set, then the phase locked loop is shut off but the oscillator will continue to operate in stop mode.

## 3.7 Computer Operating Properly Module (COP)

#### 3.7.1 Wait Mode

The COP remains active in wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine.

#### 3.7.2 Stop Mode

Stop mode turns off the CGMXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

- Noise flag (NF) NF is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, enables NF to generate SCI error CPU interrupt requests. NF is in SCI status register 1. NEIE is in SCI control register 3.
- Framing error bit (FE) FE is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, enables FE to generate SCI error CPU interrupt requests. FE is in SCI status register 1. FEIE is in SCI control register 3.
- Parity error bit (PE) PE is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, enables PE to generate SCI error CPU interrupt requests. PE is in SCI status register 1. PEIE is in SCI control register 3.

#### 4.4.2.9 KBD0-KBD7 Pins

A logic 0 on a keyboard interrupt pin latches an external interrupt request.

#### 4.4.2.10 ADC (Analog-to-Digital Converter)

When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. The COCO bit is not used as a conversion complete flag when interrupts are enabled.

#### 4.4.2.11 TBM (Timebase Module)

The timebase module can interrupt the CPU on a regular basis with a rate defined by TBR2–TBR0. When the timebase counter chain rolls over, the TBIF flag is set. If the TBIE bit is set, enabling the timebase interrupt, the counter chain overflow will generate a CPU interrupt request.

Interrupts must be acknowledged by writing a logic 1 to the TACK bit.

#### 5.4.5 Accuracy and Precision

The conversion process is monotonic and has no missing codes.

## 5.5 Interrupts

When the AIEN bit is set, the ADC module is capable of generating CPU interrupts after each ADC conversion. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled.

#### 5.6 Low-Power Modes

The WAIT and STOP instruction can put the MCU in low powerconsumption standby modes.

#### 5.6.1 Wait Mode

The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting ADCH4–ADCH0 bits in the ADC status and control register before executing the WAIT instruction.

#### 5.6.2 Stop Mode

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode after an external interrupt. Allow one conversion cycle to stabilize the analog circuitry.

## 5.7 I/O Signals

The ADC module has eight pins shared with port B, PTB7/AD7–PTB0/AD0.

# Section 12. External Interrupt (IRQ)

# 12.1 Contents

| 12.2 | Introduction                       |
|------|------------------------------------|
| 12.3 | Features                           |
| 12.4 | Functional Description             |
| 12.5 | IRQ Pin                            |
| 12.6 | IRQ Module During Break Interrupts |
| 12.7 | IRQ Status and Control Register    |

## 12.2 Introduction

The IRQ (external interrupt) module provides a maskable interrupt input.

## 12.3 Features

Features of the IRQ module include:

- A dedicated external interrupt pin (IRQ)
- IRQ interrupt control bits
- Hysteresis buffer
- Programmable edge-only or edge and level interrupt sensitivity
- Automatic interrupt acknowledge
- Internal pullup resistor

# Section 13. Keyboard Interrupt Module (KBI)

# 13.1 Contents

| 13.2 Introduction                                                                                               |
|-----------------------------------------------------------------------------------------------------------------|
| 13.3 Features                                                                                                   |
| 13.4 Functional Description                                                                                     |
| 13.5 Keyboard Initialization                                                                                    |
| 13.6  Low-Power Modes                                                                                           |
| 13.7 Keyboard Module During Break Interrupts                                                                    |
| 13.8I/O Registers.18713.8.1Keyboard Status and Control Register.18713.8.2Keyboard Interrupt Enable Register.188 |

# 13.2 Introduction

The keyboard interrupt module (KBI) provides eight independently maskable external interrupts which are accessible via PTA0–PTA7. When a port pin is enabled for keyboard interrupt function, an internal pullup device is also enabled on the pin.







Keyboard Interrupt Module (KBI) Functional Description

183

A brief description of each monitor mode command is given in **Table 15-4** through **Table 15-9**.



Table 15-4. READ (Read Memory) Command

| Table 15-5. WRITE (Write Memory) Comman | Table 15-5. | WRITE | (Write | Memory) | Command |
|-----------------------------------------|-------------|-------|--------|---------|---------|
|-----------------------------------------|-------------|-------|--------|---------|---------|

| Description      | Write byte to memory                                                       |  |  |  |
|------------------|----------------------------------------------------------------------------|--|--|--|
| Operand          | 2-byte address in high-byte:low-byte order; low byte followed by data byte |  |  |  |
| Data<br>Returned | None                                                                       |  |  |  |
| Opcode           | \$49                                                                       |  |  |  |
|                  | Command Sequence                                                           |  |  |  |
| FROM<br>HOST     |                                                                            |  |  |  |
| HOST             |                                                                            |  |  |  |

MC68HC908GP32•MC68HC08GP32 - Rev. 6

# Monitor ROM (MON)

The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value, SP + 1. The high and low bytes of the program counter are at addresses SP + 5 and SP + 6.

| 1                            | l      |
|------------------------------|--------|
|                              | SP     |
| HIGH BYTE OF INDEX REGISTER  | SP + 1 |
| CONDITION CODE REGISTER      | SP + 2 |
| ACCUMULATOR                  | SP + 3 |
| LOW BYTE OF INDEX REGISTER   | SP + 4 |
| HIGH BYTE OF PROGRAM COUNTER | SP + 5 |
| LOW BYTE OF PROGRAM COUNTER  | SP + 6 |
|                              | SP + 7 |
|                              |        |

Figure 15-7. Stack Pointer at Monitor Mode Entry

## 15.5 Security

A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6-\$FFFD. Locations \$FFF6-\$FFFD contain user-defined data.

# **NOTE:** Do not leave locations \$FFF6–\$FFFD blank. For security reasons, program locations \$FFF6–\$FFFD even if they are not used for vectors.

During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTA0. If the received bytes match those at locations \$FFF6–\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. (See Figure 15-8.)



Figure 18-5. SCI Receiver Block Diagram

# 18.7 SCI During Break Module Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state.

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

## 18.8 I/O Signals

Port E shares two of its pins with the SCI module. The two SCI I/O pins are:

- PTE0/TxD Transmit data
- PTE1/RxD Receive data

#### 18.8.1 PTEO/TxD (Transmit Data)

The PTE0/TxD pin is the serial data output from the SCI transmitter. The SCI shares the PTE0/TxD pin with port E. When the SCI is enabled, the PTE0/TxD pin is an output regardless of the state of the DDRE2 bit in data direction register E (DDRE).

#### 18.8.2 PTE1/RxD (Receive Data)

The PTE1/RxD pin is the serial data input to the SCI receiver. The SCI shares the PTE1/RxD pin with port E. When the SCI is enabled, the PTE1/RxD pin is an input regardless of the state of the DDRE1 bit in data direction register E (DDRE).

**Technical Data** 

- Enables the transmitter
- Enables the receiver
- Enables SCI wakeup
- Transmits SCI break characters

Address: \$0014

|                 | Bit 7 | 6    | 5     | 4    | 3  | 2  | 1   | Bit 0 |
|-----------------|-------|------|-------|------|----|----|-----|-------|
| Read:<br>Write: | SCTIE | TCIE | SCRIE | ILIE | TE | RE | RWU | SBK   |
| Reset:          | 0     | 0    | 0     | 0    | 0  | 0  | 0   | 0     |

Figure 18-10. SCI Control Register 2 (SCC2)

SCTIE — SCI Transmit Interrupt Enable Bit

This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit.

- 1 = SCTE enabled to generate CPU interrupt
- 0 = SCTE not enabled to generate CPU interrupt
- TCIE Transmission Complete Interrupt Enable Bit

This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit.

- 1 = TC enabled to generate CPU interrupt requests
- 0 = TC not enabled to generate CPU interrupt requests
- SCRIE SCI Receive Interrupt Enable Bit

This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit.

- 1 = SCRF enabled to generate CPU interrupt
- 0 = SCRF not enabled to generate CPU interrupt

ILIE — Idle Line Interrupt Enable Bit

This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit.

- 1 = IDLE enabled to generate CPU interrupt requests
- 0 = IDLE not enabled to generate CPU interrupt requests

# Section 19. System Integration Module (SIM)

# 19.1 Contents

| 19.2 Introduction                                                                                                                                                                                                                                                                                                           | 278                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| 19.3SIM Bus Clock Control and Generation19.3.1Bus Timing19.3.2Clock Startup from POR or LVI Reset19.3.3Clocks in Stop Mode and Wait Mode                                                                                                                                                                                    | .281<br>.281<br>.281<br>.281<br>.282                               |
| 19.4Reset and System Initialization.19.4.1External Pin Reset19.4.2Active Resets from Internal Sources19.4.2.1Power-On Reset19.4.2.2Computer Operating Properly (COP) Reset.19.4.2.3Illegal Opcode Reset19.4.2.4Illegal Address Reset19.4.2.5Low-Voltage Inhibit (LVI) Reset19.4.2.6Monitor Mode Entry Module Reset (MODRST) | 282<br>283<br>284<br>285<br>286<br>286<br>286<br>286<br>287<br>287 |
| 19.5SIM Counter19.5.1SIM Counter During Power-On Reset19.5.2SIM Counter During Stop Mode Recovery19.5.3SIM Counter and Reset States                                                                                                                                                                                         | .287<br>.287<br>.288<br>.288                                       |
| 19.6Exception Control19.6.1Interrupts19.6.1.1Hardware Interrupts19.6.1.2SWI Instruction19.6.1.3Interrupt Status Registers19.6.2Reset19.6.3Break Interrupts19.6.4Status Flag Protection in Break Mode                                                                                                                        | .288<br>.288<br>.291<br>.292<br>.292<br>.294<br>.294<br>.295       |
| 19.7 Low-Power Modes                                                                                                                                                                                                                                                                                                        | 295                                                                |

MC68HC908GP32•MC68HC08GP32 - Rev. 6

#### 19.7.2 Stop Mode

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the clock generator module outputs (CGMOUT and CGMXCLK) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the mask option register (MOR). If SSREC is set, stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long startup times from stop mode.

**NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit.

A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the SIM break status register (SBSR).

The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 19-18** shows stop mode entry timing.

**NOTE:** To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0.

| CPUSTOP |                                         |
|---------|-----------------------------------------|
| IAB     | STOP ADDR X STOP ADDR + 1 X SAME X SAME |
| IDB     | PREVIOUS DATA NEXT OPCODE SAME SAME     |
| R/W     | у                                       |

Note : Previous data can be operand data or the STOP opcode, depending on the last instruction.

#### Figure 19-18. Stop Mode Entry Timing

MODF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. The SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. (See Figure 20-11.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set.

In a master SPI with the mode fault enable bit (MODFEN) set, the mode fault flag (MODF) is set if  $\overline{SS}$  goes to logic 0. A mode fault in a master SPI causes the following events to occur:

- If ERRIE = 1, the SPI generates an SPI receiver/error CPU interrupt request.
- The SPE bit is cleared.
- The SPTE bit is set.
- The SPI state counter is cleared.
- The data direction register of the shared I/O port regains control of port drivers.
- **NOTE:** To prevent bus contention with another master SPI after a mode fault error, clear all SPI bits of the data direction register of the shared I/O port before enabling the SPI.

When configured as a slave (SPMSTR = 0), the MODF flag is set if  $\overline{SS}$  goes high during a transmission. When CPHA = 0, a transmission begins when  $\overline{SS}$  goes low and ends once the incoming SPSCK goes back to its idle level following the shift of the eighth data bit. When CPHA = 1, the transmission begins when the SPSCK leaves its idle level and  $\overline{SS}$  is already low. The transmission continues until the SPSCK returns to its idle level following the shift of the last data bit. (See 20.6 Transmission Formats.)

**NOTE:** Setting the MODF flag does not clear the SPMSTR bit. The SPMSTR bit has no function when SPE = 0. Reading SPMSTR when MODF = 1 shows the difference between a MODF occurring when the SPI is a master and when it is a slave.

When CPHA = 0, a MODF occurs if a slave is selected ( $\overline{SS}$  is at logic 0) and later unselected ( $\overline{SS}$  is at logic 1) even if no SPSCK is sent to that

#### 22.10.2 TIM Counter Registers

The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers.

**NOTE:** If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break.



Address: T1CNTH, \$0021 and T2CNTH, \$002C



Address: T1CNTL, \$0022 and T2CNTL, \$002D



Figure 22-6. TIM Counter Registers Low (TCNTL)

358

| Characteristic <sup>(1)</sup>                                                                                 | Symbol              | Min  | Тур <sup>(2)</sup> | Мах  | Unit |
|---------------------------------------------------------------------------------------------------------------|---------------------|------|--------------------|------|------|
| Low-voltage inhibit, trip falling voltage                                                                     | V <sub>TRIPF</sub>  | 2.45 | 2.60               | 2.70 | V    |
| Low-voltage inhibit, trip rising voltage                                                                      | V <sub>TRIPR</sub>  | 2.55 | 2.66               | 2.80 | V    |
| Low-voltage inhibit reset/recover hysteresis<br>(V <sub>TRIPF</sub> + V <sub>HYS</sub> = V <sub>TRIPR</sub> ) | V <sub>HYS</sub>    | _    | 60                 | _    | mV   |
| POR rearm voltage <sup>(8)</sup>                                                                              | V <sub>POR</sub>    | 0    | —                  | 100  | mV   |
| POR reset voltage <sup>(9)</sup>                                                                              | V <sub>PORRST</sub> | 0    | 700                | 800  | mV   |
| POR rise time ramp rate <sup>(10)</sup>                                                                       | R <sub>POR</sub>    | 0.02 | —                  | —    | V/ms |

Notes:

1. V<sub>DD</sub> = 3.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, unless otherwise noted 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.

3. Run (operating) I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC} = 16.4$  MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled.

4. Wait I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC}$  = 16.4 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait  $I_{DD}$ . Measured with PLL and  $L\overline{V}I$  enabled.

5. Stop  $I_{DD}$  is measured with OSC1 = V<sub>SS</sub>.

6. Stop IDD with TBM enabled is measured using an external square wave clock source (f<sub>OSC</sub> = 16.4 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. All inputs configured as inputs.

7. Pullups and pulldowns are disabled.

8. Maximum is highest voltage that POR is guaranteed.

9. Maximum is highest voltage that POR is possible.

10. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached.

# 23.8 5.0-V Control Timing

| Characteristic <sup>(1)</sup>                                                                   | Symbol                                                | Min                     | Max         | Unit                   |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------|-------------|------------------------|
| Frequency of operation <sup>(2)</sup><br>Crystal option<br>External clock option <sup>(3)</sup> | f <sub>OSC</sub>                                      | 32<br>dc <sup>(4)</sup> | 100<br>32.8 | kHz<br>MHz             |
| Internal operating frequency                                                                    | f <sub>OP</sub> (f <sub>BUS</sub> )                   | _                       | 8.2         | MHz                    |
| Internal clock period (1/f <sub>OP</sub> )                                                      | t <sub>CYC</sub>                                      | 122                     | —           | ns                     |
| RST input pulse width low <sup>(5)</sup>                                                        | t <sub>IRL</sub>                                      | 50                      | _           | ns                     |
| IRQ interrupt pulse width low <sup>(6)</sup><br>(edge-triggered)                                | t <sub>ILIH</sub>                                     | 50                      | _           | ns                     |
| IRQ interrupt pulse period                                                                      | t <sub>ILIL</sub>                                     | Note 8                  | —           | t <sub>CYC</sub>       |
| 16-bit timer <sup>(7)</sup><br>Input capture pulse width<br>Input capture period                | t <sub>TH</sub> ,t <sub>TL</sub><br>t <sub>TLTL</sub> | Note 8                  |             | ns<br>t <sub>CYC</sub> |

Notes:

1.  $V_{SS} = 0$  Vdc; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  unless otherwise noted. 2. See 23.17 Clock Generation Module Characteristics for more information. 3. No more than 10% duty cycle deviation from 50%

- 4. Some modules may require a minimum frequency greater than dc for proper operation. See appropriate table for this information.
- 5. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.
- 6. Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized.
- 7. Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized.
- 8. The minimum period,  $t_{ILIL}$  or  $t_{TLTL}$ , should not be less than the number of cycles it takes to execute the interrupt service routine plus t<sub>CYC</sub>.



\* Pin contains integrated pullup device

Shaded blocks indicate differences to MC68HC908GP32

#### Figure A-1. MC68HC08GP32 Block Diagram

# Technical Data 399

MC68HC908GP32•MC68HC08GP32

Rev.

റ