#### NXP USA Inc. - MC68HC908GP32CP Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | HC08                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 8MHz                                                                    |
| Connectivity               | SCI, SPI                                                                |
| Peripherals                | LVD, POR, PWM                                                           |
| Number of I/O              | 33                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 512 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | A/D 8x8b                                                                |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                |
| Supplier Device Package    | 40-PDIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68hc908gp32cp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| 3.9.1  Wait Mode                                                                                |
|-------------------------------------------------------------------------------------------------|
| 3.10  Low-Voltage Inhibit Module (LVI)  .63    3.10.1  Wait Mode  .63    3.10.2  Stop Mode  .63 |
| 3.11Serial Communications Interface Module (SCI).633.11.1Wait Mode.633.11.2Stop Mode.63         |
| 3.12Serial Peripheral Interface Module (SPI)                                                    |
| 3.13  Timer Interface Module (TIM1 and TIM2)                                                    |
| 3.14  Timebase Module (TBM)  .65    3.14.1  Wait Mode  .65    3.14.2  Stop Mode  .65            |
| 3.15 Exiting Wait Mode65                                                                        |
| 3.16 Exiting Stop Mode                                                                          |

# Section 4. Resets and Interrupts

| 4.1    | Contents                    |
|--------|-----------------------------|
| 4.2    | Introduction                |
| 4.3    | Resets                      |
| 4.3.1  | Effects                     |
| 4.3.2  | External Reset              |
| 4.3.3  | Internal Reset71            |
| 4.3.3. | 1 Power-On Reset            |
| 4.3.3. | 2 COP Reset                 |
| 4.3.3. | 3 Low-Voltage Inhibit Reset |
| 4.3.3. | 4 Illegal Opcode Reset      |
| 4.3.3. | 5 Illegal Address Reset     |
| 4.3.4  | SIM Reset Status Register   |

MC68HC908GP32•MC68HC08GP32 - Rev. 6

### **General Description**

- Oscillator stop mode enable bit (OSCSTOPENB) in the CONFIG register to allow user selection of having the oscillator enabled or disabled during stop mode
- 8-bit keyboard wakeup port
- 5-mA maximum current injection on all port pins to maintain input protection
- 40-pin plastic dual-in-line package (PDIP), 42-pin shrink dual-inline package (SDIP), or 44-pin quad flat pack (QFP)
- Specific features of the MC68HC908GP32 in 40-pin PDIP are:
  - Port C is only 5 bits: PTC0-PTC4
  - Port D is only 6 bits: PTD0–PTD5; single 2-channel TIM module
- Specific features of the MC68HC908GP32 in 42-pin SDIP are:
  - Port C is only 5 bits: PTC0–PTC4
  - Port D is 8 bits: PTD0-PTD7; dual 2-channel TIM modules
- Specific features of the MC68HC908GP32 in 44-pin QFP are:
  - Port C is 7 bits: PTC0-PTC6
  - Port D is 8 bits: PTD0-PTD7; dual 2-channel TIM modules

#### 1.3.2 Features of the CPU08

Features of the CPU08 include:

- Enhanced HC05 programming model
- Extensive loop control functions
- 16 addressing modes (eight more than the HC05)
- 16-bit index register and stack pointer
- Memory-to-memory data transfers
- Fast 8 × 8 multiply instruction
- Fast 16/8 divide instruction
- Binary-coded decimal (BCD) instructions
- Optimization for controller applications
- Efficient C language support

## 3.10 Low-Voltage Inhibit Module (LVI)

#### 3.10.1 Wait Mode

If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode.

#### 3.10.2 Stop Mode

If enabled, the LVI module remains active in stop mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of stop mode.

### 3.11 Serial Communications Interface Module (SCI)

#### 3.11.1 Wait Mode

The SCI module remains active in wait mode. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode.

If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction.

#### 3.11.2 Stop Mode

The SCI module is inactive in stop mode. The STOP instruction does not affect SCI register states. SCI module operation resumes after the MCU exits stop mode.

Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data.

#### 4.4.2 Sources

### The sources in **Table 4-1** can generate CPU interrupt requests.

| Table 4-1. | Interrupt | Sources |
|------------|-----------|---------|
|------------|-----------|---------|

| Source                    | Flag | Mask <sup>(1)</sup> | INT Register<br>Flag | Priority <sup>(2)</sup> | Vector<br>Address |
|---------------------------|------|---------------------|----------------------|-------------------------|-------------------|
| Reset                     | None | None                | None                 | 0                       | \$FFFE-\$FFFF     |
| SWI instruction           | None | None                | None                 | 0                       | \$FFFC\$FFFD      |
| IRQ pin                   | IRQF | IMASK               | IF1                  | 1                       | \$FFFA\$FFFB      |
| CGM (PLL)                 | PLLF | PLLIE               | IF2                  | 2                       | \$FFF8-\$FFF9     |
| TIM1 channel 0            | CH0F | CH0IE               | IF3                  | 3                       | \$FFF6-\$FFF7     |
| TIM1 channel 1            | CH1F | CH1IE               | IF4                  | 4                       | \$FFF4-\$FFF5     |
| TIM1 overflow             | TOF  | TOIE                | IF5                  | 5                       | \$FFF2-\$FFF3     |
| TIM2 channel 0            | CH0F | CH0IE               | IF6                  | 6                       | \$FFF0-\$FFF1     |
| TIM2 channel 1            | CH1F | CH1IE               | IF7                  | 7                       | \$FFEE-\$FFEF     |
| TIM2 overflow             | TOF  | TOIE                | IF8                  | 8                       | \$FFEC-\$FFED     |
| SPI receiver full         | SPRF | SPRIE               |                      |                         |                   |
| SPI overflow              | OVRF | ERRIE               | IF9                  | 9                       | \$FFEA-\$FFEB     |
| SPI mode fault            | MODF | ERRIE               |                      |                         |                   |
| SPI transmitter empty     | SPTE | SPTIE               | IF10                 | 10                      | \$FFE8-\$FFE9     |
| SCI receiver overrun      | OR   | ORIE                |                      |                         |                   |
| SCI noise fag             | NF   | NEIE                | 1⊏11                 | 44                      | ¢EEE6 ¢EEE7       |
| SCI framing error         | FE   | FEIE                |                      |                         | φΓΓΕΟ-ΦΓΓΕΙ       |
| SCI parity error          | PE   | PEIE                |                      |                         |                   |
| SCI receiver full         | SCRF | SCRIE               | 1510                 | 10                      |                   |
| SCI input idle            | IDLE | ILIE                |                      | 12                      | φΓΓ⊑4-φΓΓ⊑Ο       |
| SCI transmitter empty     | SCTE | SCTIE               | 1012                 | 10                      |                   |
| SCI transmission complete | TC   | TCIE                | 1113                 | 13                      | φΓΓΕΖ-ΦΓΓΕδ       |
| Keyboard pin              | KEYF | IMASKK              | IF14                 | 14                      | \$FFE0-\$FFE1     |
| ADC conversion complete   | COCO | AIEN                | IF15                 | 15                      | \$FFDE-\$FFDF     |
| Timebase                  | TBIF | TBIE                | IF16                 | 16                      | \$FFDC\$FFDD      |

Note:

1. The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction.

2. 0 = highest priority

MC68HC908GP32•MC68HC08GP32 - Rev. 6

| Source                                                                                 | Operation                                            | Description                                                         |   |   | Effec<br>CC |    |   |   | ress<br>le                                                                                   | ode                                              | rand                                                     | les                             |
|----------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------|---|---|-------------|----|---|---|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------|---------------------------------|
| 10111                                                                                  |                                                      |                                                                     | v | н | I           | Ν  | z | С | Add<br>Moc                                                                                   | Opc                                              | Ope                                                      | с<br>Х<br>С                     |
| BCLR n, opr                                                                            | Clear Bit n in M                                     | Mn ← 0                                                              | _ | _ | _           | _  | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F     | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 |
| BCS rel                                                                                | Branch if Carry Bit Set (Same as BLO)                | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 1$                   | _ | - | -           | -  | - | - | REL                                                                                          | 25                                               | rr                                                       | 3                               |
| BEQ rel                                                                                | Branch if Equal                                      | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) = 1$                   | _ | - | -           | -  | - | - | REL                                                                                          | 27                                               | rr                                                       | 3                               |
| BGE opr                                                                                | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N \oplus V) = 0$          | - | - | -           | -  | - | I | REL                                                                                          | 90                                               | rr                                                       | 3                               |
| BGT <i>opr</i>                                                                         | Branch if Greater Than (Signed<br>Operands)          | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) \mid (N \oplus V) = 0$ | - | - | -           | -  | - | I | REL                                                                                          | 92                                               | rr                                                       | 3                               |
| BHCC rel                                                                               | Branch if Half Carry Bit Clear                       | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (H) = 0$                   | - | - | -           |    | - | - | REL                                                                                          | 28                                               | rr                                                       | 3                               |
| BHCS rel                                                                               | Branch if Half Carry Bit Set                         | PC ← (PC) + 2 + <i>rel</i> ? (H) = 1                                |   | - | -           |    | - | - | REL                                                                                          | 29                                               | rr                                                       | 3                               |
| BHI <i>rel</i>                                                                         | Branch if Higher                                     | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) \mid (Z) = 0$          | - | - | -           |    | - | - | REL                                                                                          | 22                                               | rr                                                       | 3                               |
| BHS rel                                                                                | Branch if Higher or Same<br>(Same as BCC)            | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 0$                   | - | - | -           | -  | 1 | I | REL                                                                                          | 24                                               | rr                                                       | 3                               |
| BIH <i>rel</i>                                                                         | Branch if IRQ Pin High                               | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 1$                 | Ι | - | -           | I  | - | - | REL                                                                                          | 2F                                               | rr                                                       | 3                               |
| BIL <i>rel</i>                                                                         | Branch if IRQ Pin Low                                | $PC \leftarrow (PC) + 2 + \mathit{rel} ? \ \overline{IRQ} = 0$      | 1 | - | -           | -  | - | - | REL                                                                                          | 2E                                               | rr                                                       | 3                               |
| BIT #opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT opr,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test                                             | (A) & (M)                                                           | 0 | _ | _           | \$ | € | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9ED5<br>9ED5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff                | 23443245                        |
| BLE opr                                                                                | Branch if Less Than or Equal To<br>(Signed Operands) | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) \mid (N \oplus V) = 1$ | - | - | -           | -  | - | - | REL                                                                                          | 93                                               | rr                                                       | 3                               |
| BLO rel                                                                                | Branch if Lower (Same as BCS)                        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 1$                   | - | - | -           | _  | - | - | REL                                                                                          | 25                                               | rr                                                       | 3                               |
| BLS rel                                                                                | Branch if Lower or Same                              | $PC \gets (PC) + 2 + \mathit{rel} ? (C) \mid (Z) = 1$               | - | - | -           | -  | - | - | REL                                                                                          | 23                                               | rr                                                       | 3                               |
| BLT opr                                                                                | Branch if Less Than (Signed Operands)                | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N \oplus V) = 1$          | - | - | -           | _  | - | - | REL                                                                                          | 91                                               | rr                                                       | 3                               |
| BMC rel                                                                                | Branch if Interrupt Mask Clear                       | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (I) = 0$                   | - | - | -           | _  | - | - | REL                                                                                          | 2C                                               | rr                                                       | 3                               |
| BMI <i>rel</i>                                                                         | Branch if Minus                                      | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N) = 1$                   | - | - | -           | -  | - | - | REL                                                                                          | 2B                                               | rr                                                       | 3                               |
| BMS rel                                                                                | Branch if Interrupt Mask Set                         | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (I) = 1$                   | - | - | -           | -  | - | - | REL                                                                                          | 2D                                               | rr                                                       | 3                               |

### Table 10-1. Instruction Set Summary (Continued)

- 9. Clear the HVEN bit.
- 10. After a time,  $t_{rcv}$  (typ. 1µs), the memory can be accessed again in read mode.
- **NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

### 11.6 FLASH Mass Erase Operation

Use this step-by-step procedure to erase entire FLASH memory to read as logic 1:

- 1. Set both the ERASE bit, and the MASS bit in the FLASH control register.
- 2. Read from the FLASH block protect register.
- 3. Write any data to any FLASH address\* within the FLASH memory address range.
- 4. Wait for a time, t<sub>nvs</sub> (min. 10μs)
- 5. Set the HVEN bit.
- 6. Wait for a time, t<sub>MErase</sub> (min. 4ms)
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{nvhl}$  (min. 100µs)
- 9. Clear the HVEN bit.
- 10. After a time,  $t_{rcv}$  (min. 1µs), the memory can be accessed again in read mode.

\* When in Monitor mode, with security sequence failed (see **15.5 Security**), write to the FLASH block protect register instead of any FLASH address.

**NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

## External Interrupt (IRQ)





IRQF — IRQ Flag Bit

This read-only status bit is high when the IRQ interrupt is pending.

- $1 = \overline{IRQ}$  interrupt pending
- $0 = \overline{IRQ}$  interrupt not pending

ACK — IRQ Interrupt Request Acknowledge Bit

Writing a logic 1 to this write-only bit clears the IRQ latch. ACK always reads as logic 0. Reset clears ACK.

IMASK — IRQ Interrupt Mask Bit

Writing a logic 1 to this read/write bit disables IRQ interrupt requests. Reset clears IMASK.

- 1 = IRQ interrupt requests disabled
- 0 = IRQ interrupt requests enabled
- MODE IRQ Edge/Level Select Bit

This read/write bit controls the triggering sensitivity of the IRQ pin. Reset clears MODE.

- $1 = \overline{IRQ}$  interrupt requests on falling edges and low levels
- $0 = \overline{IRQ}$  interrupt requests on falling edges only

**Technical Data** 



Figure 16-4. Port A I/O Circuit

When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 16-2** summarizes the operation of the port A pins.

Table 16-2. Port A Pin Functions

| PTAPUE Bit | DDRA Bit | PTA Bit          | I/O Pin Mode                          | Accesses<br>to DDRA | Access    | es to PTA                |
|------------|----------|------------------|---------------------------------------|---------------------|-----------|--------------------------|
|            |          |                  |                                       | Read/Write          |           | Write                    |
| 1          | 0        | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(4)</sup> | DDRA7-DDRA0         | Pin       | PTA7–PTA0 <sup>(3)</sup> |
| 0          | 0        | Х                | Input, Hi-Z <sup>(2)</sup>            | DDRA7-DDRA0         | Pin       | PTA7–PTA0 <sup>(3)</sup> |
| Х          | 1        | Х                | Output                                | DDRA7-DDRA0         | PTA7–PTA0 | PTA7-PTA0                |

NOTES:

1. X = Don't care

2. Hi-Z = High impedance

3. Writing affects data register, but does not affect input.

4. I/O pin pulled up to V<sub>DD</sub> by internal pullup device

**Technical Data** 

- Two receiver wakeup methods:
  - Idle line wakeup
  - Address mark wakeup
- Interrupt-driven operation with eight interrupt flags:
  - Transmitter empty
  - Transmission complete
  - Receiver full
  - Idle receiver input
  - Receiver overrun
  - Noise error
  - Framing error
  - Parity error
- Receiver framing error detection
- Hardware parity checking
- 1/16 bit-time noise detection
- Configuration register bit, SCIBDSRC, to allow selection of baud rate clock source

#### 18.5.3 Receiver

Figure 18-5 shows the structure of the SCI receiver.

#### 18.5.3.1 Character Length

The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7).

#### 18.5.3.2 Character Reception

During an SCI reception, the receive shift register shifts characters in from the PTE1/RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register.

After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request.

**Technical Data** 

### 18.9.6 SCI Data Register

The SCI data register (SCDR) is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register.

| Address: | \$0018 |    |    |           |            |    |    |       |
|----------|--------|----|----|-----------|------------|----|----|-------|
|          | Bit 7  | 6  | 5  | 4         | 3          | 2  | 1  | Bit 0 |
| Read:    | R7     | R6 | R5 | R4        | R3         | R2 | R1 | R0    |
| Write:   | T7     | T6 | T5 | T4        | Т3         | T2 | T1 | T0    |
| Reset:   |        |    |    | Unaffecte | d by reset |    |    |       |

Figure 18-15. SCI Data Register (SCDR)

R7/T7-R0/T0 — Receive/Transmit Data Bits

Reading the SCDR accesses the read-only received data bits, R7:R0. Writing to the SCDR writes the data to be transmitted, T7:T0. Reset has no effect on the SCDR.

**NOTE:** Do not use read/modify/write instructions on the SCI data register.

### 19.4.2.5 Low-Voltage Inhibit (LVI) Reset

The low-voltage inhibit module (LVI) asserts its output to the SIM when the V<sub>DD</sub> voltage falls to the LVI<sub>TRIPF</sub> voltage. The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin ( $\overline{RST}$ ) is held low while the SIM counter counts out 4096 + 32 CGMXCLK cycles. Thirty-two CGMXCLK cycles later, the CPU is released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the  $\overline{RST}$  pin for all internal reset sources.

### 19.4.2.6 Monitor Mode Entry Module Reset (MODRST)

The monitor mode entry module reset (MODRST) asserts its output to the SIM when monitor mode is entered in the condition where the reset vectors are blank (\$FF). (See **15.4.1 Entering Monitor Mode**.) When MODRST gets asserted, an internal reset occurs. The SIM actively pulls down the RST pin for all internal reset sources.

### 19.5 SIM Counter

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 13 bits long and is clocked by the falling edge of CGMXCLK.

#### 19.5.1 SIM Counter During Power-On Reset

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the clock generation module (CGM) to drive the bus clock state machine.



Figure 19-19. Stop Mode Recovery from Interrupt or Break

### 19.8 SIM Registers

The SIM has three memory-mapped registers. **Table 19-4** shows the mapping of these registers.

| Address | Register | Access Mode |
|---------|----------|-------------|
| \$FE00  | SBSR     | User        |
| \$FE01  | SRSR     | User        |
| \$FE03  | SBFCR    | User        |

Table 19-4. SIM Registers

### 19.8.1 SIM Break Status Register

The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from stop mode or wait mode.



### Figure 19-20. SIM Break Status Register (SBSR)

**Technical Data** 



Figure 20-4. Transmission Format (CPHA = 0)



Figure 20-5. CPHA/SS Timing

When CPHA = 0 for a slave, the falling edge of  $\overline{SS}$  indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the falling edge of  $\overline{SS}$ . Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission.

### 20.12 SPI During Break Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See Section 19. System Integration Module (SIM).)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

Since the SPTE bit cannot be cleared during a break with the BCFE bit cleared, a write to the transmit data register in break mode does not initiate a transmission nor is this data transferred into the shift register. Therefore, a write to the SPDR in break mode with the BCFE bit cleared has no effect.

### 20.13 I/O Signals

The SPI module has five I/O pins and shares four of them with a parallel I/O port. They are:

- MISO Data received
- MOSI Data transmitted
- SPSCK Serial clock
- SS Slave select
- CGND Clock ground (internally connected to V<sub>SS</sub>)

#### 22.5.3.2 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

**NOTE:** In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.

#### 22.5.4 Pulse Width Modulation (PWM)

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal.

As **Figure 22-3** shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0.

# 23.7 3.0-V DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                 | Symbol                                                                                        | Min                                                                          | Тур <sup>(2)</sup>          | Мах                                 | Unit                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------|-------------------------------------|-------------------------------|
| Output high voltage<br>$(I_{Load} = -0.6 \text{ mA}) \text{ all I/O pins}$<br>$(I_{Load} = -4.0 \text{ mA}) \text{ all I/O pins}$<br>$(I_{Load} = -4.0 \text{ mA}) \text{ pins PTC0-PTC4 only}$<br>Maximum combined I <sub>OH</sub> for port C, port E,<br>port ETD0. PTD2                                                                                                                                    | V <sub>OH</sub><br>V <sub>OH</sub><br>V <sub>OH</sub><br>I <sub>OH1</sub>                     | V <sub>DD</sub> - 0.3<br>V <sub>DD</sub> - 1.0<br>V <sub>DD</sub> - 0.5<br>— |                             | —<br>—<br>30                        | V<br>V<br>V<br>mA             |
| Maximum combined I <sub>OH</sub> for port PTD4–PTD7,<br>port A, port B<br>Maximum total I <sub>OH</sub> for all port pins                                                                                                                                                                                                                                                                                     | I <sub>OH2</sub>                                                                              | _                                                                            | _                           | 30<br>60                            | mA                            |
| Output low voltage<br>( $I_{Load} = 0.5 \text{ mA}$ ) all I/O pins<br>( $I_{Load} = 6.0 \text{ mA}$ ) all I/O pins<br>( $I_{Load} = 10.0 \text{ mA}$ ) all I/O pins<br>( $I_{Load} = 10.0 \text{ mA}$ ) pins PTC0–PTC4 only<br>Maximum combined $I_{OL}$ for port C, port E,<br>port PTD0–PTD3<br>Maximum combined $I_{OL}$ for port PTD4–PTD7,<br>port A, port B<br>Maximum total $I_{OL}$ for all port pins | V <sub>OL</sub><br>V <sub>OL</sub><br>V <sub>OL</sub><br>I <sub>OL1</sub><br>I <sub>OL2</sub> |                                                                              |                             | 0.3<br>1.0<br>0.8<br>30<br>30<br>60 | V<br>V<br>V<br>mA<br>mA<br>mA |
| Input high voltage<br>All ports, IRQ, RST, OSC1                                                                                                                                                                                                                                                                                                                                                               | V <sub>IH</sub>                                                                               | $0.7 	imes V_{DD}$                                                           |                             | V <sub>DD</sub>                     | v                             |
| Input low voltage<br>All ports, IRQ, RST, OSC1                                                                                                                                                                                                                                                                                                                                                                | V <sub>IL</sub>                                                                               | V <sub>SS</sub>                                                              | _                           | $0.3 	imes V_{DD}$                  | V                             |
| V <sub>DD</sub> supply current<br>Run <sup>(3)</sup><br>Wait <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                   |                                                                                               |                                                                              | 4.5<br>1.65                 | 8<br>4                              | mA<br>mA                      |
| Stop <sup>(5)</sup><br>25 °C<br>25 °C with TBM enabled <sup>(6)</sup><br>25 °C with LVI and TBM enabled <sup>(6)</sup><br>-40 °C to 85 °C with TBM enabled <sup>(6)</sup><br>-40 °C to 85 °C with LVI and TBM enabled <sup>(6)</sup>                                                                                                                                                                          | I <sub>DD</sub>                                                                               |                                                                              | 2<br>12<br>200<br>30<br>300 | <br>                                | μΑ<br>μΑ<br>μΑ<br>μΑ          |
| I/O ports Hi-Z leakage current <sup>(7)</sup>                                                                                                                                                                                                                                                                                                                                                                 | IIL                                                                                           | _                                                                            |                             | ±10                                 | μA                            |
| Input current                                                                                                                                                                                                                                                                                                                                                                                                 | I <sub>In</sub>                                                                               | —                                                                            | _                           | ±1                                  | μA                            |
| Pullup resistors (as input only)<br>Ports PTA7/KBD7–PTA0/KBD0, PTC6–PTC0,<br>PTD7/T2CH1–PTD0/SS                                                                                                                                                                                                                                                                                                               | R <sub>PU</sub>                                                                               | 20                                                                           | 45                          | 65                                  | kΩ                            |
| Capacitance<br>Ports (as input or output)                                                                                                                                                                                                                                                                                                                                                                     | C <sub>Out</sub><br>C <sub>In</sub>                                                           |                                                                              | _                           | 12<br>8                             | pF                            |
| Monitor mode entry voltage                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>TST</sub>                                                                              | V <sub>DD</sub> + 2.5                                                        |                             | 9                                   | V                             |

# 24.5 44-Pin Plastic Quad Flat Pack (QFP)











NOTES:

DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

- Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE POTTOM OF THE DEVINE LINE CONTROL OF THE DEVINE LINE
- BOTTOM OF THE PARTING LINE. 4. DATUMS -A-, -B- AND -D- TO BE DETERMINED AT DATUM PLANE -H-. 5. DIMENSIONS S AND V TO BE DETERMINED AT
- SEATING PLANE -C-. 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD
- PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED
- AT DATUM PLANE -H-. 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT

|     | MILLIN | IETERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 9.90   | 10.10  | 0.390  | 0.398 |  |
| В   | 9.90   | 10.10  | 0.390  | 0.398 |  |
| С   | 2.10   | 2.45   | 0.083  | 0.096 |  |
| D   | 0.30   | 0.45   | 0.012  | 0.018 |  |
| E   | 2.00   | 2.10   | 0.079  | 0.083 |  |
| F   | 0.30   | 0.40   | 0.012  | 0.016 |  |
| G   | 0.80   | BSC    | 0.031  | BSC   |  |
| Н   | _      | 0.25   | _      | 0.010 |  |
| J   | 0.13   | 0.23   | 0.005  | 0.009 |  |
| K   | 0.65   | 0.95   | 0.026  | 0.037 |  |
| L   | 8.00   | REF    | 0.315  | REF   |  |
| М   | 5°     | 10°    | 5°     | 10°   |  |
| Ν   | 0.13   | 0.17   | 0.005  | 0.007 |  |
| Q   | 0°     | 7°     | 0°     | 7°    |  |
| R   | 0.13   | 0.30   | 0.005  | 0.012 |  |
| S   | 12.95  | 13.45  | 0.510  | 0.530 |  |
| Т   | 0.13   | _      | 0.005  | _     |  |
| U   | 0°     | _      | 0°     | _     |  |
| V   | 12.95  | 13.45  | 0.510  | 0.530 |  |
| W   | 0.40   | _      | 0.016  | _     |  |
| X   | 1.6    | REF    | 0.063  | REF   |  |

MC68HC908GP32•MC68HC08GP32 - Rev. 6



Figure A-2. MC68HC08GP32 Memory Map (Continued)

## A.5 Mask Option Registers

The two mask option registers at \$001E and \$001F (see **Figure A-3** and **Figure A-4**) are read-only registers. They are defined by mask options (hard-wired connections) specified at the same time as the ROM code submission.

On the MC68HC908GP32, these two registers are called configuration registers (CONFIG2 and CONFIG1).