Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 14 | | Program Memory Size | 1KB (1K x 8) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 125 x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Through Hole | | Package / Case | 18-DIP (0.300", 7.62mm) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z86e0408pec | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **FEATURES** - 14 Input/Output Lines - Six Vectored, Prioritized Interrupts (3 falling edge, 1 rising edge, 2 timers) - Two Analog Comparators - Program Options: - Low Noise - ROM Protect - Auto Latch - Watch-Dog Timer (WDT) - EPROM/Test Mode Disable - Two Programmable 8-Bit Counter/Timers, Each with 6-Bit Programmable Prescaler - WDT/ Power-On Reset (POR) - On-Chip Oscillator that Accepts XTAL, Ceramic Resonance, LC, RC, or External Clock - Clock-Free WDT Reset - Low-Power Consumption (50 mw typical) - Fast Instruction Pointer (1µs @ 12 MHz) - RAM Bytes (125) #### **GENERAL DESCRIPTION** Zilog's Z86E04/E08 Microcontrollers (MCU) are One-Time Programmable (OTP) members of Zilog's single-chip Z8® MCU family that allow easy software development, debug, prototyping, and small production runs not economically desirable with masked ROM versions. For applications demanding powerful I/O capabilities, the Z86E04/E08's dedicated input and output lines are grouped into three ports, and are configurable under software control to provide timing, status signals, or parallel I/O. Two on-chip counter/timers, with a large number of user selectable modes, offload the system of administering real-time tasks such as counting/timing and I/O data communications. **Note:** All Signals with an overline, "", are active Low, for example: B/W (WORD is active Low); B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>CC</sub> | V <sub>DD</sub> | | Ground | GND | $V_{SS}$ | Figure 1. Functional Block Diagram ## **GENERAL DESCRIPTION** (Continued) Figure 2. EPROM Programming Mode Block Diagram ### STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to Ground. Positive current flows into the referenced pin (Figure 5). Figure 5. Test Load Diagram ### **CAPACITANCE** $T_A = 25$ °C, $V_{CC} = GND = 0V$ , f = 1.0 MHz, unmeasured pins returned to GND. | Parameter | Min | Max | |--------------------|-----|-------| | Input capacitance | 0 | 10 pF | | Output capacitance | 0 | 20 pF | | I/O capacitance | 0 | 25 pF | | | | | $T_A = 0^{\circ}C$ | to +70°C | Typical | | | · | |------------------|---------------------------------|---------------------|--------------------|----------|---------|-------|-------------------------------------------------------------|-------| | Sym | Parameter | V <sub>CC</sub> [4] | Min | Max | @ 25°C | Units | Conditions | Notes | | Icc | Supply Current | 4.5V | | 11.0 | 6.8 | mA | All Output and I/O Pins Floating @ 2 MHz | 5,7 | | | | 5.5V | | 11.0 | 6.8 | mA | All Output and I/O Pins<br>Floating @ 2 MHz | 5,7 | | | | 4.5V | | 15.0 | 8.2 | mA | All Output and I/O Pins Floating @ 8 MHz | 5,7 | | | | 5.5V | | 15.0 | 8.2 | mA | All Output and I/O Pins Floating @ 8 MHz | 5,7 | | | | 4.5V | • | 20.0 | 12.0 | mA | All Output and I/O Pins<br>Floating @ 12 MHz | 5,7 | | | | 5.5V | | 20.0 | 12.0 | mA | All Output and I/O Pins<br>Floating @ 12 MHz | 5,7 | | I <sub>CC1</sub> | Standby Current | 4.5V | | 4.0 | 2.5 | mA | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 2 MHz | 5,7 | | | | 5.5V | ~ | 4.0 | 2.5 | mA | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 2 MHz | 5,7 | | | | 4.5V | ., | 5.0 | 3.0 | mA | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 8 MHz | 5,7 | | | | 5.5V | - | 5.0 | 3.0 | mA | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 8 MHz | 5,7 | | | | 4.5V | | 7.0 | 4.0 | mA | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 12 MHz | 5,7 | | | | 5.5V | | 7.0 | 4.0 | mA | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 12 MHz | 5,7 | | I <sub>cc</sub> | Supply Current (Low Noise Mode) | 4.5V | | 11.0 | 6.8 | mA | All Output and I/O Pins<br>Floating @ 1 MHz | 7 | | | | 5.5V | | 11.0 | 6.8 | mA | All Output and I/O Pins Floating @ 1 MHz | 7 | | | | 4.5V | | 13.0 | 7.5 | mA | All Output and I/O Pins<br>Floating @ 2 MHz | 7 | | | | 5.5V | | 13.0 | 7.5 | mA | All Output and I/O Pins<br>Floating @ 2 MHz | 7 | | | | 4.5V | | 15.0 | 8.2 | | All Output and I/O Pins Floating @ 4 MHz | 7 | | | | 5.5V | | 15.0 | 8.2 | mA | All Output and I/O Pins<br>Floating @ 4 MHz | 7 | ## **DC ELECTRICAL CHARACTERISTICS (Continued)** | T <sub>A</sub> = 0°C to +70°C Typical | | | | | | | | | |---------------------------------------|------------------|---------------------|-------|-------|--------|-------|-------------------------------------------------|-------------| | Sym | Parameter | V <sub>cc</sub> [4] | Min | Max | @ 25°C | Units | Conditions | Notes | | I <sub>CC1</sub> | Standby Current | 4.5V | | 4.0 | 2.5 | mA | HALT Mode V <sub>IN</sub> = 0V, | 7 | | | (Low Noise Mode) | | | | | | V <sub>CC</sub> @ 1 MHz | | | | | 5.5V | | 4.0 | 2.5 | mA | HALT Mode V <sub>IN</sub> = 0V, | 7 | | | | | | | | | V <sub>CC</sub> @ 1 MHz | | | | | 4.5V | | 4.5 | 2.8 | mA | HALT Mode V <sub>IN</sub> = 0V, | 7 | | | | | | | | | V <sub>CC</sub> @ 2 MHz | | | | | 5.5V | ***** | 4.5 | 2.8 | mA | HALT Mode V <sub>IN</sub> = 0V, | 7 | | | | | | | | | V <sub>CC</sub> @ 2 MHz | | | | | 4.5V | | 5.0 | 3.0 | mA | HALT Mode V <sub>IN</sub> = 0V, | 7 | | | | | | | | | V <sub>CC</sub> @ 4 MHz | | | | | 5.5V | | 5.0 | 3.0 | mA | HALT Mode V <sub>IN</sub> = 0V, | 7 | | | | | | | | | V <sub>CC</sub> @ 4 MHz | | | $I_{CC2}$ | Standby Current | 4.5V | | 10.0 | 1.0 | μΑ | STOP Mode V <sub>IN</sub> = 0V, V <sub>CC</sub> | 7,8 | | | | | | | · • | | WDT is not Running | | | | | 5.5V | | 10.0 | 1.0 | μА | STOP Mode V <sub>IN</sub> = 0V,V <sub>CC</sub> | 7,8 | | | | | | | | | WDT is not Running | | | I <sub>ALL</sub> | Auto Latch Low | 4.5V | | 32.0 | 16 | μА | 0V < V <sub>IN</sub> < V <sub>CC</sub> | <del></del> | | | Current | 5.5V | | 32.0 | 16 | μА | 0V < V <sub>IN</sub> < V <sub>CC</sub> | - | | I <sub>ALH</sub> | Auto Latch High | 4.5V | make | -16.0 | -8.0 | μА | OV < V <sub>IN</sub> < V <sub>CC</sub> | - | | | Current | 5.5V | | -16.0 | -8.0 | μА | 0V < V <sub>IN</sub> < V <sub>CC</sub> | | #### Notes: - 1. Port 2 and Port 0 only - 2. $V_{SS} = 0V = GND$ - 3. The device operates down to $V_{LV}$ of the specified frequency for $V_{LV}$ . The minimum operational $V_{CC}$ is determined on the value of the voltage $V_{LV}$ at the ambient temperature. The $V_{LV}$ increases as the temperature decreases. - 4. $V_{CC}$ = 4.5 to 5.5V, typical values measured at $V_{CC}$ = 5.0V. The $V_{CC}$ voltage specification of 5.5 V guarantees 5.0 V $\pm$ 0.5V with typical values measured at $V_{CC}$ = 5.0V. - 5. Standard Mode (not Low EMI Mode) - 6. Z86E08 only - 7. All outputs unloaded and all inputs are at $\rm V_{\rm CC}$ or $\rm V_{\rm SS}$ level. - 8. If analog comparator is selected, then the comparator inputs must be at $V_{\rm CC}$ level. # AC ELECTRICAL CHARACTERISTICS (Continued) Low Noise Mode, Extended Temperature | | | | | T, | = -40 °C | to +105 ° | C | | | |----|---------|------------------------|-----------------|--------|----------|-----------|--------------------------------------------|-------|-------| | | | | | 1 M | | 4 M | | | | | No | Symbol | Parameter | V <sub>cc</sub> | Min | Max | Min | Max | Units | Notes | | 1 | TPC | Input Clock Period | 4.5V | 1000 | DC | 250 | DC | ns | 1 | | | | | 5.5V | 1000 | DC | 250 | DC | ns | 1 | | 2 | TrC | Clock Input Rise | 4.5V | + | 25 | | 25 | ns | 1 | | | TfC | and Fall Times | 5.5V | | 25 | | 25 | ns | 1 | | 3 | TwC | Input Clock Width | 4.5V | 500 | | 125 | | ns | 1 | | | | | 5.5V | 500 | | 125 | | ns | 1 | | 4. | TwTinL | Timer Input Low Width | 4.5V | 70 | | 70 | | ns | 1 | | | | | 5.5V | 70 | | 70 | | ns | 1 | | 5 | TwTinH | Timer Input High Width | 4.5V | 2.5TpC | | 2.5TpC | <del></del> - | | 1 | | | | | 5.5V | 2.5TpC | • | 2.5TpC | | | 1 | | 6 | 5 TpTin | Timer Input Period | 4.5V | | 4TpC | 4TpC | | | 1 | | | | | 5.5V | | 4TpC | 4TpC | | | 1 | | 7 | TrTin, | Timer Input Rise | 4.5V | | 100 | • | 100 | ns | 1 | | | TtTin | and Fall Time | 5.5V | | 100 | | 100 | ns | 1 | | 8 | TwlL | Int. Request Input | 4.5V | 70 | | 70 | | ns | 1,2 | | | | Low Time | 5.5V | 70 | | 70 | | ns | 1,2 | | 9 | TwiH | Int. Request Input | 4.5V | 2.5TpC | | 2.5TpC | , <u>, , , , , , , , , , , , , , , , ,</u> | | 1,2 | | | | High Time | 5.5V | 2.5TpC | | 2.5TpC | | | 1,2 | | 10 | Twdt | Watch-Dog Timer | 4.5V | 10 | | 10 | | ms | | | | | Delay Time for Timeout | 5.5V | 10 | | 10 | | ms | 1 | #### Notes: <sup>1.</sup> Timing Reference uses 0.7 $\rm V_{CC}$ for a logic 1 and 0.2 $\rm V_{CC}$ for a logic 0. <sup>2.</sup> Interrupt request through Port 3 (P33-P31). ## PIN FUNCTIONS (Continued) **XTAL1, XTAL2** Crystal In, Crystal Out (time-based input and output, respectively). These pins connect a parallel-resonant crystal, LC, or an external single-phase clock (8 MHz or 12 MHz max) to the on-chip clock oscillator and buffer. **Port 0, P02—P00.** Port 0 is a 3-bit bidirectional, Schmitt-triggered CMOS-compatible I/O port. These three I/O lines can be globally configured under software control to be inputs or outputs (Figure 7). **Auto Latch.** The Auto Latch puts valid CMOS levels on all CMOS inputs (except P33, P32, P31) that are not externally driven. A valid CMOS level, rather than a floating node, reduces excessive supply current flow in the input buffer. On Power-up and Reset, the Auto Latch will set the ports to an undetermined state of 0 or 1. Default condition is Auto Latches enabled. Figure 7. Port 0 Configuration Port 2, P27-P20. Port 2 is an 8-bit, bit programmable, bidirectional, Schmitt-triggered CMOS-compatible I/O port. These eight I/O lines can be configured under software control to be inputs or outputs, independently. Bits programmed as outputs can be globally programmed as either push-pull or open-drain (Figure 8). Figure 8. Port 2 Configuration Comparator Inputs. Two analog comparators are added to input of Port 3, P31, and P32, for interface flexibility. The comparators reference voltage P33 (REF) is common to both comparators. Typical applications for the on-board comparators; Zero crossing detection, A/D conversion, voltage scaling, and threshold detection. In Analog Mode, P33 input functions serve as a reference voltage to the comparators. The dual comparator (common inverting terminal) features a single power supply which discontinues power in STOP Mode. The common voltage range is 0–4 V when the $V_{\rm CC}$ is 5.0V; the power supply and common mode rejection ratios are 90 dB and 60 dB, respectively. Interrupts are generated on either edge of Comparator 2's output, or on the falling edge of Comparator 1's output. The comparator output is used for interrupt generation, Port 3 data inputs, or T<sub>IN</sub> through P31. Alternatively, the comparators can be disabled, freeing the reference input (P33) for use as IRQ1 and/or P33 input. #### **FUNCTIONAL DESCRIPTION** The following special functions have been incorporated into the Z8 devices to enhance the standard Z8 core architecture to provide the user with increased design flexibility. **RESET.** This function is accomplished by means of a Power-On Reset or a Watch-Dog Timer Reset. Upon power-up, the Power-On Reset circuit waits for T<sub>POR</sub> ms, plus 18 clock cycles, then starts program execution at address 000C (Hex) (Figure 10). The Z8 control registers' reset value is shown in Table 3. Figure 10. Internal Reset Configuration **Power-On Reset (POR).** A timer circuit clocked by a dedicated on-board RC oscillator is used for a POR timer function. The POR time allows $V_{\rm CC}$ and the oscillator circuit to stabilize before instruction execution begins. The POR timer circuit is a one-shot timer triggered by one of the four following conditions: - Power-bad to power-good status - Stop-Mode Recovery - WDT time-out - WDH time-out Watch-Dog Timer Reset. The WDT is a retriggerable one-shot timer that resets the Z8 if it reaches its terminal count. The WDT is initially enabled by executing the WDT instruction and is retriggered on subsequent execution of the WDT instruction. The timer circuit is driven by an on-board RC oscillator. ## FUNCTIONAL DESCRIPTION (Continued) The Z8 instructions can access registers directly or indirectly through an 8-bit address field. This allows short 4-bit register addressing using the Register Pointer. In the 4-bit mode, the register file is divided into eight working register groups, each occupying 16 continuous locations. The Register Pointer (Figure 13) addresses the starting location of the active working-register group. Figure 13. Register Pointer **Stack Pointer.** The Z8 has an 8-bit Stack Pointer (R255) used for the internal stack that resides within the 124 general-purpose registers. **General-Purpose Registers (GPR).** These registers are undefined after the device is powered up. The registers keep their last value after any reset, as long as the reset occurs in the $V_{\rm CC}$ voltage-specified operating range. **Note:** Register R254 has been designated as a general-purpose register and is set to 00 Hex after any reset or Stop-Mode Recovery. **Counter/Timer.** There are two 8-bit programmable counter/timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler is driven by internal or external clock sources; however, the T0 can be driven by the internal clock source only (Figure 14). The 6-bit prescalers divide the input frequency of the clock source by any integer number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When both counter and prescaler reach the end of count, a timer interrupt request IRQ4 (T0) or IRQ5 (T1) is generated. The counter can be programmed to start, stop, restart to continue, or restart from the initial value. The counters are also programmed to stop upon reaching zero (Single-Pass Mode) or to automatically reload the initial value and continue counting (Modulo-N Continuous Mode). The counters, but not the prescalers, are read at any time without disturbing their value or count mode. The clock source for T1 is user-definable and is either the internal microprocessor clock divided by four, or an external signal input through Port 3. The Timer Mode register configures the external timer input (P31) as an external clock, a trigger input that is retriggerable or non-retriggerable, or used as a gate input for the internal clock. <sup>\*</sup> Note: By passed, if Low EMI Mode is selected. Figure 14. Counter/Timers Block Diagram Clock. The Z8 on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal, LC, RC, ceramic resonator, or any suitable external clock source (XTAL1 = INPUT, XTAL2 = OUTPUT). The crystal should be AT cut, up to 12 MHz max., with a series resistance (RS) of less than or equal to 100 Ohms. The crystal should be connected across XTAL1 and XTAL2 using the vendors crystal recommended capacitors from each pin directly to device ground pin 14 (Figure 16). Note that the crystal capacitor loads should be connected to $V_{\rm SS}$ , Pin 14 to reduce Ground noise injection. <sup>\*</sup> Typical value including pin parasitics Figure 16. Oscillator Configuration ## **FUNCTIONAL DESCRIPTION** (Continued) Internal Address Counter. The address of Z8 is generated internally with a counter clocked through pin P01 (Clock). Each clock signal increases the address by one and the "high" level of pin P00 (Clear) will reset the address to zero. Figure 18 shows the setup time of the serial address input. **Programming Waveform.** Figures 19, 20, 21 and 22 show the programming waveforms of each mode. Table 8 shows the timing of programming waveforms. **Programming Algorithm.** Figure 23 shows the flow chart of the Z8 programming algorithm. **Table 8. Timing of Programming Waveforms** | Parameters | Name | Min | Max | Units | |------------|----------------------------|------|--------------------|-------| | 1 | Address Setup Time | 2 | | μs | | 2 | Data Setup Time | 2 | | μs | | 3 | V <sub>PP</sub> Setup | 2 | | μs | | 4 | V <sub>cc</sub> Setup Time | 2 | | μs | | 5 | Chip Enable Setup Time | 2 | ·· | μS | | 6 | Program Pulse Width | 0.95 | | ms | | 7 | Data Hold Time | 2 | , | μS | | 8 | OE Setup Time | 2 | | μЅ | | 9 | Data Access Time | 188 | | ns | | 10 | Data Output Float Time | | 100 | ns | | 11 | Overprogram Pulse Width | 2.85 | | ms | | 12 | EPM Setup Time | 2 | | μS | | 13 | PGM Setup Time | 2 | | μs | | 14 | Address to OE Setup Time | 2 | | μs | | 15 | Option Program Pulse Width | 78 | | ms | | 16 | OE Width | 250 | , ··· <u>L. L.</u> | ns | | 17 | Address Valid to OE Low | 125 | -··- | ns | Figure 18. Z86E04/E08 Address Counter Waveform Figure 20. Z86E04/E08 Programming Waveform (Program and Verify) ## **FUNCTIONAL DESCRIPTION** (Continued) Figure 21. Z86E04/E08 Programming Options Waveform (EPROM Protect and Low Noise Program) Figure 22. Z86E04/E08 Programming Options Waveform (Auto Latch Disable, Permanent WDT Enable and EPROM/Test Mode Disable) ## **PACKAGE INFORMATION** | LDEMYZ | MILLI | METER | INC | CH | |----------|-------|-------|------|------| | | MIN | MAX | MIN | MAX | | A1 | 0.51 | 0.81 | .020 | .032 | | SA | 3.25 | 3.43 | .128 | .135 | | В | 0.38 | 0.53 | .015 | .021 | | Bl | 1.14 | 1.65 | .045 | .065 | | С | 0.23 | 0.38 | .009 | .015 | | D | 22.35 | 23.37 | .880 | .920 | | E | 7.62 | 8.13 | .300 | .320 | | El | 6.22 | 6.48 | .245 | .255 | | 2 | 2,54 | TYP | .100 | TYP | | eA | 7.87 | 8.89 | .310 | .350 | | <u> </u> | 3.18 | 3.81 | .125 | .150 | | Ωį | 1.52 | 1.65 | .060 | .065 | | 2 | 0.89 | 1.65 | .035 | .065 | CONTROLLING DIMENSIONS : INCH 18-Pin DIP Package Diagram | SYMBOL | MILLI | METER | IN | ICH | |----------|-------|-------|-------|-------| | 21 MBDL | MIN | MAX | KIN | MAX | | A | 2.40 | 2.65 | 0.094 | 0.104 | | A1 | 0.10 | 0.30 | 0.004 | 0.012 | | A2 | 2.24 | 2.44 | 0.088 | 0.096 | | 8 | 0.36 | 0.46 | 0.014 | 0.018 | | С | 0.23 | 0.30 | 0.009 | 0.012 | | D | 11.40 | 11.75 | 0.449 | 0.463 | | E | 7.40 | 7.60 | 0.291 | 0.299 | | <b>(</b> | 1.27 | TYP | 0.05 | O TYP | | Н | 10.00 | 10.65 | 0.394 | 0.419 | | h | 0.30 | 0.50 | 0.012 | 0.020 | | _ L | 0.60 | 1.00 | 0.024 | 0.039 | | Q1 | 0.97 | 1.07 | 0.038 | 0.042 | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. 18-Pin SOIC Package Diagram ## ORDERING INFORMATION Z86E04 Z86E08 ### **Standard Temperature** ### **Standard Temperature** | | _ | |------------|---| | 18-Pin DIP | • | 18-Pin SOIC 18-Pin DIP 18-Pin SOIC Z86E0412PSC Z86E0412SSC Z86E0812PSC Z86E0812SSC Z86E0412PEC Z86E0412SEC Z86E0812PEC Z86E0812SEC For fast results, contact your local Zilog sales office for assistance in ordering the part(s) desired. ### Codes Preferred Package P = Plastic DIP Speeds 12 =12 MHz **Longer Lead Time** S = SOIC Environmental C = Plastic Standard **Preferred Temperature** $S = 0^{\circ}C$ to $+70^{\circ}C$ E = -40°C to +105°C