



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                        |
|----------------------------|--------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                               |
| Core Processor             | Z8                                                     |
| Core Size                  | 8-Bit                                                  |
| Speed                      | 8MHz                                                   |
| Connectivity               | -                                                      |
| Peripherals                | POR, WDT                                               |
| Number of I/O              | 14                                                     |
| Program Memory Size        | 1KB (1K x 8)                                           |
| Program Memory Type        | OTP                                                    |
| EEPROM Size                | -                                                      |
| RAM Size                   | 125 x 8                                                |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                            |
| Data Converters            | -                                                      |
| Oscillator Type            | External                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                     |
| Mounting Type              | Surface Mount                                          |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                         |
| Supplier Device Package    | -                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z86e0408sec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1. Functional Block Diagram

#### PIN DESCRIPTION



Figure 3. 18-Pin EPROM Mode Configuration



Figure 4. 18-Pin DIP/SOIC Mode Configuration

Table 1. 18-Pin DIP Pin Identification

| <b>EPROM</b> | Programmi       | ng Mode         |           |
|--------------|-----------------|-----------------|-----------|
| Pin#         | Symbol          | Function        | Direction |
| 1–4          | D4-D7           | Data 4, 5, 6, 7 | In/Output |
| 5            | V <sub>cc</sub> | Power Supply    |           |
| 6            | NC              | No Connection   |           |
| 7            | CE              | Chip Enable     | Input     |
| 8            | ŌĒ              | Output Enable   | Input     |
| 9            | EPM             | EPROM Prog Mode | Input     |
| 10           | V <sub>PP</sub> | Prog Voltage    | Input     |
| 11           | Clear           | Clear Clock     | Input     |
| 12           | Clock           | Address         | Input     |
| 13           | PGM             | Prog Mode       | Input     |
| 14           | GND             | Ground          |           |
| 15–18        | D0-D3           | Data 0,1, 2, 3  | In/Output |

Table 2. 18-Pin DIP/SOIC Pin Identification

| Standa | rd Mode         |                      |           |
|--------|-----------------|----------------------|-----------|
| Pin#   | Symbol          | Function             | Direction |
| 1–4    | P24-P27         | Port 2, Pins 4,5,6,7 | In/Output |
| 5      | V <sub>CC</sub> | Power Supply         | <u></u>   |
| 6      | XTAL2           | Crystal Osc. Clock   | Output    |
| 7      | XTAL1           | Crystal Osc. Clock   | Input     |
| 8      | P31             | Port 3, Pin 1, AN1   | Input     |
| 9      | P32             | Port 3, Pin 2, AN2   | Input     |
| 10     | P33             | Port 3, Pin 3, REF   | Input     |
| 11–13  | P00-P02         | Port 0, Pins 0,1,2   | In/Output |
| 14     | GND             | Ground               |           |
| 15–18  | P20-P23         | Port 2, Pins 0,1,2,3 | In/Output |

## **ABSOLUTE MAXIMUM RATINGS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability. Total power

dissipation should not exceed 462 mW for the package. Power dissipation is calculated as follows:

Total Power Dissipation =  $V_{DD} \times [I_{DD} - (sum of I_{OH})]$ + sum of  $[(V_{DD} - V_{OH}) \times I_{OH}]$ + sum of  $(V_{0L} \times I_{0L})$ 

| Parameter                                                      | Min             | Max                | Units | Note |
|----------------------------------------------------------------|-----------------|--------------------|-------|------|
| Ambient Temperature under Bias                                 | -40             | +105               | С     |      |
| Storage Temperature                                            | <del>-6</del> 5 | +150               | С     |      |
| Voltage on any Pin with Respect to V <sub>ss</sub>             | -0.7            | +12                | V     | 1    |
| Voltage on V <sub>DD</sub> Pin with Respect to V <sub>SS</sub> | -0.3            | +7                 | V     |      |
| Voltage on Pins 7, 8, 9, 10 with Respect to V <sub>SS</sub>    | -0.6            | V <sub>DD</sub> +1 | V     | 2    |
| Total Power Dissipation                                        |                 | 1.65               | W     | ·    |
| Maximum Allowable Current out of V <sub>SS</sub>               | -               | 300                | mA    |      |
| Maximum Allowable Current into V <sub>DD</sub>                 | - \ W.L         | 220                | mA    |      |
| Maximum Allowable Current into an Input Pin                    | -600            | +600               | μА    | 3    |
| Maximum Allowable Current into an Open-Drain Pin               | -600            | +600               | μA    | 4    |
| Maximum Allowable Output Current Sinked by Any I/O Pin         |                 | 25                 | mA    |      |
| Maximum Allowable Output Current Sourced by Any I/O Pin        |                 | 25                 | mA    |      |
| Total Maximum Output Current Sinked by a Port                  |                 | 60                 | mA    |      |
| Total Maximum Output Current Sourced by a Port                 |                 | 45                 | mA    |      |

#### **Notes:**

- 1. This applies to all pins except where otherwise noted. Maximum current into pin must be  $\pm$  600  $\mu$ A.
- 2. There is no input protection diode from pin to  $V_{DD}$  (not applicable to EPROM Mode).
- 3. This excludes Pin 6 and Pin 7.
- 4. Device pin is not at an output Low state.

# DC ELECTRICAL CHARACTERISTICS (Continued)

|                  |                                    |                     | • • • • • • • • • • • • • • • • • • • • | 40°C to<br>5°C | Typical |       |                                                             |       |
|------------------|------------------------------------|---------------------|-----------------------------------------|----------------|---------|-------|-------------------------------------------------------------|-------|
| Sym              | Parameter                          | V <sub>CC</sub> [4] | Min                                     | Max            | @ 25°C  | Units | Conditions                                                  | Notes |
| Icc              | Supply Current                     | 4.5V                |                                         | 11.0           | 6.8     | mA    | All Output and I/O Pins Floating @ 2 MHz                    | 5,7   |
|                  |                                    | 5.5V                |                                         | 11.0           | 6.8     | mA    | All Output and I/O Pins Floating @ 2 MHz                    | 5,7   |
|                  |                                    | 4.5V                |                                         | 15.0           | 8.2     | mA    | All Output and I/O Pins<br>Floating @ 8 MHz                 | 5,7   |
|                  |                                    | 5.5V                |                                         | 15.0           | 8.2     | mA    | All Output and I/O Pins<br>Floating @ 8 MHz                 | 5,7   |
|                  |                                    | 4.5V                | _                                       | 20.0           | 12.0    | mA    | All Output and I/O Pins Floating @ 12 MHz                   | 5,7   |
|                  |                                    | 5.5V                |                                         | 20.0           | 12.0    | mA    | All Output and I/O Pins Floating @ 12 MHz                   | 5,7   |
| I <sub>CC1</sub> | Standby Current                    | 4.5V                |                                         | 5.0            | 2.5     | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 2 MHz  | 5,7   |
|                  |                                    | 5.5V                |                                         | 5.0            | 2.5     | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 2 MHz  | 5,7   |
|                  |                                    | 4.5V                | -10-                                    | 5.0            | 3.0     | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 8 MHz  | 5,7   |
|                  |                                    | 5.5V                |                                         | 5.0            | 3.0     | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 8 MHz  | 5,7   |
|                  |                                    | 4.5V                | =                                       | 7.0            | 4.0     | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 12 MHz | 5,7   |
|                  |                                    | 5.5V                |                                         | 7.0            | 4.0     | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 12 MHz | 5,7   |
| Icc              | Supply Current<br>(Low Noise Mode) | 4.5V                |                                         | 11.0           | 6.8     | mA    | All Output and I/O Pins<br>Floating @ 1 MHz                 | 7     |
|                  |                                    | 5.5V                |                                         | 11.0           | 6.8     | mA    | All Output and I/O Pins<br>Floating @ 1 MHz                 | 7     |
|                  |                                    | 4.5V                | ,                                       | 13.0           | 7.5     | mA    | All Output and I/O Pins<br>Floating @ 2 MHz                 | 7     |
|                  |                                    | 5.5V                |                                         | 13.0           | 7.5     | mA    | All Output and I/O Pins<br>Floating @ 2 MHz                 | 7     |
|                  |                                    | 4.5V                |                                         | 15.0           | 8.2     | mA    | All Output and I/O Pins Floating @ 4 MHz                    | 7     |
|                  |                                    | 5.5V                |                                         | 15.0           | 8.2     | mA    | All Output and I/O Pins<br>Floating @ 4 MHz                 | 7     |

# **AC ELECTRICAL CHARACTERISTICS**



Figure 6. AC Electrical Timing Diagram

# **AC ELECTRICAL CHARACTERISTICS**

Timing Table (Standard Mode for SCLK/TCLK = XTAL/2) Standard Temperature

| 15 |         |                        |                 | 7           | T <sub>A</sub> = 0 °C | to +70 °C | •   | <u></u> |       |
|----|---------|------------------------|-----------------|-------------|-----------------------|-----------|-----|---------|-------|
|    |         |                        |                 | 8 N         | lHz                   | 12        | MHz |         |       |
| No | Symbol  | Parameter              | V <sub>cc</sub> | Min         | Max                   | Min       | Max | Units   | Notes |
| 1  | TpC     | Input Clock Period     | 4.5V            | 125         | DC                    | 83        | DC  | ns      | 1     |
|    |         |                        | 5.5V            | 125         | DC                    | 83        | DC  | ns      | 1     |
| 2  | TrC,TfC | Clock Input Rise       | 4.5V            | -8.         | 25                    |           | 15  | ns      | 1     |
|    |         | and Fall Times         | 5.5V            |             | 25                    |           | 15  | ns      | 1     |
| 3  | TwC     | Input Clock Width      | 4.5V            | 62          |                       | 41        |     | ns      | 1     |
|    |         |                        | 5.5V            | 62          |                       | 41        | •   | ns      | 1     |
| 4  | TwTinL  | Timer Input Low Width  | 4.5V            | 100         |                       | 100       |     | ns      | 1     |
|    |         |                        | 5.5V            | 70          | 1                     | 70        |     | ns      | 1     |
| 5  | TwTinH  | Timer Input High Width | 4.5V            | 5TpC        |                       | 5TpC      |     |         | 1     |
|    |         |                        | 5.5V            | 5TpC        |                       | 5TpC      |     |         | 1     |
| 6  | TpTin   | Timer Input Period     | 4.5V            |             | 8TpC                  | 8TpC      |     | •••     | 1     |
|    |         |                        | 5.5V            |             | 8TpC                  | 8TpC      |     |         | 1     |
| 7  | TrTin,  | Timer Input Rise       | 4.5V            |             | 100                   |           | 100 | ns      | 1     |
|    | TtTin   | and Fall Time          | 5.5V            |             | 100                   |           | 100 | ns      | 1     |
| 8  | TwlL    | Int. Request Input     | 4.5V            | 70          |                       | 70        |     | ns      | 1,2   |
|    |         | Low Time               | 5.5V            | 70          |                       | 70        |     | ns      | 1,2   |
| 9  | TwiH    | Int. Request Input     | 4.5V            | <del></del> | 5TpC                  | 5TpC      |     |         | 1,2   |
|    |         | High Time              | 5.5V            |             | 5TpC                  | 5TpC      |     | -       | 1,2   |
| 10 | Twdt    | Watch-Dog Timer        | 4.5V            | 12          | <u> </u>              | 12        |     | ms      | 1     |
|    |         | Delay Time for Timeout | 5.5V            | 12          | ·                     | 12        | · · | ms      | 1     |
| 11 | Tpor    | Power-On Reset Time    | 4.5V            | 20          | 80                    | 20        | 80  | ms      | 1     |
|    |         |                        | 5.5V            | 20          | 80                    | 20        | 80  | ms      | 1     |

#### Notes:

<sup>1.</sup> Timing Reference uses 0.7  $\rm V_{CC}$  for a logic 1 and 0.2  $\rm V_{CC}$  for a logic 0.

<sup>2.</sup> Interrupt request through Port 3 (P33-P31).

# AC ELECTRICAL CHARACTERISTICS (Continued)

Low Noise Mode, Extended Temperature

|    |        |                        |                 | T,     | = -40 °C | to +105 ° | C             |       |       |
|----|--------|------------------------|-----------------|--------|----------|-----------|---------------|-------|-------|
|    |        |                        |                 | 1 M    |          | 4 M       |               |       |       |
| No | Symbol | Parameter              | V <sub>cc</sub> | Min    | Max      | Min       | Max           | Units | Notes |
| 1  | TPC    | Input Clock Period     | 4.5V            | 1000   | DC       | 250       | DC            | ns    | 1     |
|    |        |                        | 5.5V            | 1000   | DC       | 250       | DC            | ns    | 1     |
| 2  | TrC    | Clock Input Rise       | 4.5V            |        | 25       |           | 25            | ns    | 1     |
|    | TfC    | and Fall Times         | 5.5V            |        | 25       | -         | 25            | ns    | 1     |
| 3  | TwC    | Input Clock Width      | 4.5V            | 500    |          | 125       |               | ns    | 1     |
|    |        |                        | 5.5V            | 500    |          | 125       |               | ns    | 1     |
| 4. | TwTinL | Timer Input Low Width  | 4.5V            | 70     |          | 70        |               | ns    | 1     |
|    |        |                        | 5.5V            | 70     |          | 70        |               | ns    | 1     |
| 5  | TwTinH | Timer Input High Width | 4.5V            | 2.5TpC |          | 2.5TpC    | <del></del> - |       | 1     |
|    |        |                        | 5.5V            | 2.5TpC | •        | 2.5TpC    |               |       | 1     |
| 6  | TpTin  | Timer Input Period     | 4.5V            |        | 4TpC     | 4TpC      |               |       | 1     |
|    |        |                        | 5.5V            |        | 4TpC     | 4TpC      |               |       | 1     |
| 7  | TrTin, | Timer Input Rise       | 4.5V            |        | 100      | •         | 100           | ns    | 1     |
|    | TtTin  | and Fall Time          | 5.5V            |        | 100      |           | 100           | ns    | 1     |
| 8  | TwlL   | Int. Request Input     | 4.5V            | 70     |          | 70        |               | ns    | 1,2   |
|    |        | Low Time               | 5.5V            | 70     |          | 70        |               | ns    | 1,2   |
| 9  | TWIH   | Int. Request Input     | 4.5V            | 2.5TpC |          | 2.5TpC    |               |       | 1,2   |
|    |        | High Time              | 5.5V            | 2.5TpC |          | 2.5TpC    |               |       | 1,2   |
| 10 | Twdt   | Watch-Dog Timer        | 4.5V            | 10     |          | 10        |               | ms    | 1     |
|    |        | Delay Time for Timeout | 5.5V            | 10     |          | 10        |               | ms    | 1     |

#### Notes:

<sup>1.</sup> Timing Reference uses 0.7  $\rm V_{CC}$  for a logic 1 and 0.2  $\rm V_{CC}$  for a logic 0.

<sup>2.</sup> Interrupt request through Port 3 (P33-P31).

#### **LOW NOISE VERSION**

#### Low EMI Emission

The Z86E04/E08 can be programmed to operate in a Low EMI Emission Mode by means of a mask ROM bit option. Use of this feature results in:

- All pre-driver slew rates reduced to 10 ns typical.
- Internal SCLK/TCLK operation limited to a maximum of 4 MHz-250 ns cycle time.
- Output drivers have resistances of 500 Ohms (typical).
- Oscillator divide-by-two circuitry eliminated.

The Low EMI Mode is mask-programmable to be selected by the customer at the time the ROM code is submitted.

#### PIN FUNCTIONS

### **OTP Programming Mode**

**D7–D0** Data Bus. Data can be read from, or written to, the EPROM through this data bus.

 $V_{\rm CC}$  Power Supply. It is typically 5V during EPROM Read Mode and 6.4V during the other modes (Program, Program Verify, and so on).

**CE** Chip Enable (active Low). This pin is active during EPROM Read Mode, Program Mode, and Program Verify Mode.

**OE** Output Enable (active Low). This pin drives the Data Bus direction. When this pin is Low, the Data Bus is output. When High, the Data Bus is input.

**EPM** *EPROM Program Mode.* This pin controls the different EPROM Program Modes by applying different voltages.

 $\mathbf{V}_{\mathsf{PP}}$  Program Voltage. This pin supplies the program voltage.

Clear Clear (active High). This pin resets the internal address counter at the High Level.

**Clock** Address Clock. This pin is a clock input. The internal address counter increases by one with one clock cycle.

**PGM** Program Mode (active Low). A Low level at this pin programs the data to the EPROM through the Data Bus.

#### **Application Precaution**

The production test-mode environment may be enabled accidentally during normal operation if *excessive noise* surges above V<sub>CC</sub> occur on the XTAL1 pin.

In addition, processor operation of Z8 OTP devices may be affected by *excessive noise* surges on the  $V_{pp}$ ,  $\overline{CE}$ , EPM,  $\overline{OE}$  pins while the microcontroller is in Standard Mode.

Recommendations for dampening voltage surges in both test and OTP Mode include the following:

- Using a clamping diode to V<sub>CC</sub>.
- Adding a capacitor to the affected pin.

**Note:** Programming the EPROM/Test Mode Disable option will prevent accidental entry into EPROM Mode or Test Mode.

#### PIN FUNCTIONS (Continued)

**XTAL1, XTAL2** Crystal In, Crystal Out (time-based input and output, respectively). These pins connect a parallel-resonant crystal, LC, or an external single-phase clock (8 MHz or 12 MHz max) to the on-chip clock oscillator and buffer.

**Port 0, P02—P00.** Port 0 is a 3-bit bidirectional, Schmitt-triggered CMOS-compatible I/O port. These three I/O lines can be globally configured under software control to be inputs or outputs (Figure 7).

**Auto Latch.** The Auto Latch puts valid CMOS levels on all CMOS inputs (except P33, P32, P31) that are not externally driven. A valid CMOS level, rather than a floating node, reduces excessive supply current flow in the input buffer. On Power-up and Reset, the Auto Latch will set the ports to an undetermined state of 0 or 1. Default condition is Auto Latches enabled.



Figure 7. Port 0 Configuration

Port 2, P27-P20. Port 2 is an 8-bit, bit programmable, bidirectional, Schmitt-triggered CMOS-compatible I/O port. These eight I/O lines can be configured under software

control to be inputs or outputs, independently. Bits programmed as outputs can be globally programmed as either push-pull or open-drain (Figure 8).



Figure 8. Port 2 Configuration

**Table 3. Control Registers** 

| Reset Condition |       |    |    |    |    |    |    |    |    |                                          |
|-----------------|-------|----|----|----|----|----|----|----|----|------------------------------------------|
| Addr.           | Reg.  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Comments                                 |
| FF              | SPL   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | -                                        |
| FD              | RP    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |                                          |
| FC              | FLAGS | U  | Ū  | U  | U  | Ü  | U  | U  | U  |                                          |
| FB              | IMR   | 0  | U  | U  | U  | U  | U  | U  | U  |                                          |
| FA              | IRQ   | U  | U  | 0  | 0  | 0  | 0  | 0  | 0  | IRQ3 is used for positive edge detection |
| F9              | IPR   | U  | Ų  | Ū  | U  | U  | U  | U  | U  |                                          |
| F8*             | P01M  | U  | U  | U  | 0  | U  | U  | 0  | 1  |                                          |
| F7*             | P3M   | U  | U  | U  | Ū  | U  | Ü  | 0  | 0  |                                          |
| F6*             | P2M   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | Inputs after reset                       |
| F5              | PRE0  | U  | U  | Ū  | U  | U  | U  | Ū  | 0  |                                          |
| F4              | TO    | U  | U  | U  | U  | U  | U  | U  | U  |                                          |
| F3              | PRE1  | U  | Ū  | U  | Ū  | U  | Ü  | 0  | 0  |                                          |
| F2              | T1    | U  | U  | U  | Ū  | U  | Ü  | U  | U  |                                          |
| F1              | TMR   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |                                          |

**Note:** \*Registers are not reset after a STOP-Mode Recovery using P27 pin. A subsequent reset will cause these control registers to be reconfigured as shown in Table 4 and the user must avoid bus contention on the port pins or it may affect device reliability.



<sup>\*</sup> Note: By passed, if Low EMI Mode is selected.

Figure 14. Counter/Timers Block Diagram

Interrupts. The Z8 has six interrupts from six different sources. These interrupts are maskable and prioritized (Figure 15). The sources are divided as follows: the falling edge of P31 (AN1), P32 (AN2), P33 (REF), the rising edge of P32 (AN2), and two counter/timers. The Interrupt Mask Register globally or individually enables or disables the six interrupt requests (Table 4).

When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register. All Z8 interrupts are vectored through locations in program memory. When an Interrupt machine cycle is activated, an Interrupt Request is granted. This disables all subsequent interrupts, saves the Program Counter and Status Flags, and then branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit starting address of the interrupt service routine for that particular interrupt request.

To accommodate polled interrupt systems, interrupt inputs are masked and the interrupt request register is polled to determine which of the interrupt requests needs service.

Note: User must select any Z86E08 mode in Zilog's C12 ICEBOX<sup>™</sup> emulator. The rising edge interrupt is not supported on the CCP emulator (a hardware/software workaround must be employed).

Table 4. Interrupt Types, Sources, and Vectors

| Name | Source   | Vector<br>Location | Comments         |
|------|----------|--------------------|------------------|
| IRQ0 | AN2(P32) | 0,1                | External (F)Edge |
| IRQ1 | REF(P33) | 2,3                | External (F)Edge |
| IRQ2 | AN1(P31) | 4,5                | External (F)Edge |
| IRQ3 | AN2(P32) | 6,7                | External (R)Edge |
| IRQ4 | TO       | 8,9                | Internal         |
| IRQ5 | T1       | 10,11              | Internal         |

#### Notes:

F = Falling edge triggered

R = Rising edge triggered



Figure 15. Interrupt Block Dlagram

Clock. The Z8 on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal, LC, RC, ceramic resonator, or any suitable external clock source (XTAL1 = INPUT, XTAL2 = OUTPUT). The crystal should be AT cut, up to 12 MHz max., with a series resistance (RS) of less than or equal to 100 Ohms.

The crystal should be connected across XTAL1 and XTAL2 using the vendors crystal recommended capacitors from each pin directly to device ground pin 14 (Figure 16). Note that the crystal capacitor loads should be connected to  $V_{\rm SS}$ , Pin 14 to reduce Ground noise injection.



<sup>\*</sup> Typical value including pin parasitics

Figure 16. Oscillator Configuration



Figure 17. Typical Auto Reset Voltage (V<sub>LV</sub>) vs. Temperature

Internal Address Counter. The address of Z8 is generated internally with a counter clocked through pin P01 (Clock). Each clock signal increases the address by one and the "high" level of pin P00 (Clear) will reset the address to zero. Figure 18 shows the setup time of the serial address input.

**Programming Waveform.** Figures 19, 20, 21 and 22 show the programming waveforms of each mode. Table 8 shows the timing of programming waveforms.

**Programming Algorithm.** Figure 23 shows the flow chart of the Z8 programming algorithm.

**Table 8. Timing of Programming Waveforms** 

| Parameters | Name                       | Min  | Max         | Units |
|------------|----------------------------|------|-------------|-------|
| 1          | Address Setup Time         | 2    |             | μs    |
| 2          | Data Setup Time            | 2    |             | μs    |
| 3          | V <sub>PP</sub> Setup      | 2    |             | μs    |
| 4          | V <sub>cc</sub> Setup Time | 2    |             | μs    |
| 5          | Chip Enable Setup Time     | 2    | ·· ·· .     | μS    |
| 6          | Program Pulse Width        | 0.95 |             | ms    |
| 7          | Data Hold Time             | 2    | ,           | μS    |
| 8          | OE Setup Time              | 2    |             | μЅ    |
| 9          | Data Access Time           | 188  |             | ns    |
| 10         | Data Output Float Time     |      | 100         | ns    |
| 11         | Overprogram Pulse Width    | 2.85 |             | ms    |
| 12         | EPM Setup Time             | 2    |             | μS    |
| 13         | PGM Setup Time             | 2    |             | μs    |
| 14         | Address to OE Setup Time   | 2    |             | μs    |
| 15         | Option Program Pulse Width | 78   |             | ms    |
| 16         | OE Width                   | 250  | , <u></u>   | ns    |
| 17         | Address Valid to OE Low    | 125  | <del></del> | ns    |



Figure 18. Z86E04/E08 Address Counter Waveform

### **Z8 CONTROL REGISTERS**



Figure 24. Timer Mode Register (F1<sub>H</sub>: Read/Write)



Figure 25. Counter Timer 1 Register (F2<sub>H</sub>: Read/Write)



Figure 26. Prescaler 1 Register (F3<sub>H</sub>: Write Only)



Figure 27. Counter/Timer 0 Register (F4<sub>H</sub>: Read/Write)



Figure 28. Prescaler 0 Register (F5<sub>H</sub>: Write Only)



Figure 29. Port 2 Mode Register (F6<sub>H</sub>: Write Only)



Figure 30. Port 3 Mode Register (F7<sub>H</sub>: Write Only)

## **PACKAGE INFORMATION**





| LDEMYZ   | MILLI | METER | INC  | CH   |
|----------|-------|-------|------|------|
|          | MIN   | MAX   | MIN  | MAX  |
| A1       | 0.51  | 0.81  | .020 | .032 |
| SA       | 3.25  | 3.43  | .128 | .135 |
| В        | 0.38  | 0.53  | .015 | .021 |
| Bl       | 1.14  | 1.65  | .045 | .065 |
| С        | 0.23  | 0.38  | .009 | .015 |
| D        | 22.35 | 23.37 | .880 | .920 |
| E        | 7.62  | 8.13  | .300 | .320 |
| El       | 6.22  | 6.48  | .245 | .255 |
|          | 2,54  | TYP   | .100 | TYP  |
| eA       | 7.87  | 8.89  | .310 | .350 |
| <u> </u> | 3.18  | 3.81  | .125 | .150 |
| Ωt       | 1.52  | 1.65  | .060 | .065 |
| 2        | 0.89  | 1.65  | .035 | .065 |

CONTROLLING DIMENSIONS : INCH

18-Pin DIP Package Diagram



| SYMBOL   | MILLI | METER | INCH  |       |  |
|----------|-------|-------|-------|-------|--|
| 21 MBDL  | MIN   | MAX   | KIN   | MAX   |  |
| A        | 2.40  | 2.65  | 0.094 | 0.104 |  |
| A1       | 0.10  | 0.30  | 0.004 | 0.012 |  |
| A2       | 2.24  | 2.44  | 0.088 | 0.096 |  |
| 8        | 0.36  | 0.46  | 0.014 | 0.018 |  |
| С        | 0.23  | 0.30  | 0.009 | 0.012 |  |
| D        | 11.40 | 11.75 | 0.449 | 0.463 |  |
| E        | 7.40  | 7.60  | 0.291 | 0.299 |  |
| <b>(</b> | 1.27  | TYP   | 0.05  | O TYP |  |
| Н        | 10.00 | 10.65 | 0.394 | 0.419 |  |
| h        | 0.30  | 0.50  | 0.012 | 0.020 |  |
| _ L      | 0.60  | 1.00  | 0.024 | 0.039 |  |
| Q1       | 0.97  | 1.07  | 0.038 | 0.042 |  |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

18-Pin SOIC Package Diagram

### ORDERING INFORMATION

Z86E04

Z86E08

#### **Standard Temperature**

#### **Standard Temperature**

|            | _ |
|------------|---|
| 18-Pin DIP | • |

18-Pin SOIC

18-Pin DIP

18-Pin SOIC

Z86E0412PSC

Z86E0412SSC

Z86E0812PSC

Z86E0812SSC

Z86E0412PEC

Z86E0412SEC

Z86E0812PEC

Z86E0812SEC

For fast results, contact your local Zilog sales office for assistance in ordering the part(s) desired.

#### Codes

Preferred Package P = Plastic DIP

Speeds 12 =12 MHz

**Longer Lead Time** 

S = SOIC

Environmental
C = Plastic Standard

**Preferred Temperature** 

 $S = 0^{\circ}C$  to  $+70^{\circ}C$ 

E = -40°C to +105°C



