



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 36MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                       |
| Peripherals                | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT                             |
| Number of I/O              | 37                                                                    |
| Program Memory Size        | 64KB (64K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 10К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 10x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-VFQFN Exposed Pad                                                  |
| Supplier Device Package    | 48-UFQFPN (7x7)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f101c8u6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2 Description

The STM32F101xB and STM32F101x8 medium-density access line family incorporates the high-performance ARM<sup>®</sup> Cortex<sup>®</sup> -M3 32-bit RISC core operating at a 36 MHz frequency, high-speed embedded memories (Flash memory up to 128 Kbytes and SRAM up to 16 Kbytes), and an extensive range of enhanced peripherals and I/Os connected to two APB buses. All devices offer standard communication interfaces (two I<sup>2</sup>Cs, two SPIs, and up to three USARTs), one 12-bit ADC and three general-purpose 16-bit timers.

The STM32F101xx medium-density access line family operates in the –40 to +85 °C temperature range, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F101xx medium-density access line family includes devices in four different packages ranging from 36 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family.

These features make the STM32F101xx medium-density access line microcontroller family suitable for a wide range of applications such as application control and user interface, medical and handheld equipment, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, Video intercoms, and HVACs.



This hardware block provides flexible interrupt management features with minimal interrupt latency.

### 2.3.6 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines.

### 2.3.7 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-16 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).

Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 36 MHz. See *Figure 2* for details on the clock tree.

### 2.3.8 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from User Flash
- Boot from System Memory
- Boot from embedded SRAM

The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. For further details please refer to AN2606.

### 2.3.9 Power supply schemes

- V<sub>DD</sub> = 2.0 to 3.6 V: External power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins.
- $V_{SSA}$ ,  $V_{DDA} = 2.0$  to 3.6 V: External analog power supplies for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to  $V_{DDA}$  is 2.4 V when the ADC is used).  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$ , respectively.
- V<sub>BAT</sub> = 1.8 to 3.6 V: Power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

For more details on how to connect power pins, refer to *Figure 11: Power supply scheme*.

### 2.3.10 Power supply supervisor

The device has an integrated power on reset (POR)/power down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$ , without the need for an external reset circuit.

DocID13586 Rev 17



### 2.3.17 SysTick timer

This timer is dedicated for OS, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source

### 2.3.18 General-purpose timers (TIMx)

There are three synchronizable general-purpose timers embedded in the STM32F101xx medium-density access line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture, output compare, PWM or one pulse mode output. This gives up to 12 input captures / output compares / PWMs on the largest packages.

The general-purpose timers can work together via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

# 2.3.19 I<sup>2</sup>C bus

Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes.

They support dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. They can be served by DMA and they support SM Bus 2.0/PM Bus.

### 2.3.20 Universal synchronous/asynchronous receiver transmitter (USART)

The available USART interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, support IrDA SIR ENDEC, are ISO 7816 compliant and have LIN Master/Slave capability.

The USART interfaces can be served by the DMA controller.

### 2.3.21 Serial peripheral interface (SPI)

Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in fullduplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

Both SPIs can be served by the DMA controller.

### 2.3.22 GPIOs (general-purpose inputs/outputs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the



DocID13586 Rev 17











|                     | Pir    | าร      |          |                                    |                     |                            |                                                  | Alternate functions <sup>(3)(4)</sup>                                       |                    |
|---------------------|--------|---------|----------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|-----------------------------------------------------------------------------|--------------------|
| LQFP48/<br>UFQFPN48 | LQFP64 | LQFP100 | VFQFPN36 | Pin name                           | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                     | Remap              |
| -                   | -      | 1       | -        | PE2                                | I/O                 | FT                         | PE2                                              | TRACECLK                                                                    | -                  |
| -                   | -      | 2       | -        | PE3                                | I/O                 | FT                         | PE3                                              | TRACED0                                                                     | -                  |
| -                   | -      | 3       | -        | PE4                                | I/O                 | FT                         | PE4                                              | TRACED1                                                                     | -                  |
| -                   | -      | 4       | -        | PE5                                | I/O                 | FT                         | PE5                                              | TRACED2                                                                     | -                  |
| -                   | -      | 5       | -        | PE6                                | I/O                 | FT                         | PE6                                              | TRACED3                                                                     | -                  |
| 1                   | 1      | 6       | -        | V <sub>BAT</sub>                   | S                   | -                          | V <sub>BAT</sub>                                 | -                                                                           | -                  |
| 2                   | 2      | 7       | -        | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O                 | -                          | PC13 <sup>(6)</sup>                              | TAMPER-RTC                                                                  | -                  |
| 3                   | 3      | 8       | -        | PC14-<br>OSC32_IN <sup>(5)</sup>   | I/O                 | -                          | PC14 <sup>(6)</sup>                              | OSC32_IN                                                                    | -                  |
| 4                   | 4      | 9       | -        | PC15-<br>OSC32_OUT <sup>(5)</sup>  | I/O                 | -                          | PC15 <sup>(6)</sup>                              | OSC32_OUT                                                                   | -                  |
| -                   | -      | 10      | -        | V <sub>SS_5</sub>                  | S                   | -                          | $V_{SS_5}$                                       | -                                                                           | -                  |
| -                   | -      | 11      | -        | V <sub>DD_5</sub>                  | S                   | -                          | $V_{DD_5}$                                       | -                                                                           | -                  |
| 5                   | 5      | 12      | 2        | OSC_IN                             | Ι                   | -                          | OSC_IN                                           | -                                                                           | PD0 <sup>(7)</sup> |
| 6                   | 6      | 13      | 3        | OSC_OUT                            | 0                   | -                          | OSC_OUT                                          | -                                                                           | PD1 <sup>(7)</sup> |
| 7                   | 7      | 14      | 4        | NRST                               | I/O                 | -                          | NRST                                             | -                                                                           | -                  |
| -                   | 8      | 15      | -        | PC0                                | I/O                 | -                          | PC0                                              | ADC_IN10                                                                    | -                  |
| -                   | 9      | 16      | -        | PC1                                | I/O                 | -                          | PC1                                              | ADC_IN11                                                                    | -                  |
| -                   | 10     | 17      | -        | PC2                                | I/O                 | -                          | PC2                                              | ADC_IN12                                                                    | -                  |
| -                   | 11     | 18      | -        | PC3                                | I/O                 | -                          | PC3                                              | ADC_IN13                                                                    | -                  |
| 8                   | 12     | 19      | 5        | V <sub>SSA</sub>                   | S                   | -                          | V <sub>SSA</sub>                                 | -                                                                           | -                  |
| -                   | -      | 20      | -        | V <sub>REF-</sub>                  | S                   | -                          | V <sub>REF-</sub>                                | -                                                                           | -                  |
| -                   | -      | 21      | -        | V <sub>REF+</sub>                  | S                   | -                          | V <sub>REF+</sub>                                | -                                                                           | -                  |
| 9                   | 13     | 22      | 6        | V <sub>DDA</sub>                   | S                   | -                          | V <sub>DDA</sub>                                 | -                                                                           | -                  |
| 10                  | 14     | 23      | 7        | PA0-WKUP                           | I/O                 | -                          | PA0                                              | WKUP/USART2_CTS <sup>(8)</sup> /<br>ADC_IN0/<br>TIM2_CH1_ETR <sup>(8)</sup> | -                  |
| 11                  | 15     | 24      | 8        | PA1                                | I/O                 | -                          | PA1                                              | USART2_RTS <sup>(8)</sup> /<br>ADC_IN1/TIM2_CH2 <sup>(8)</sup>              | -                  |

Table 4. Medium-density STM32F101xx pin definitions



| Symbol                               | Parameter                                     | Conditions                  | Min                | Тур  | Max  | Unit |  |
|--------------------------------------|-----------------------------------------------|-----------------------------|--------------------|------|------|------|--|
|                                      |                                               | PLS[2:0]=000 (rising edge)  | 2.1                | 2.18 | 2.26 |      |  |
|                                      |                                               | PLS[2:0]=000 (falling edge) | 2                  | 2.08 | 2.16 |      |  |
|                                      |                                               | PLS[2:0]=001 (rising edge)  | 2.19               | 2.28 | 2.37 |      |  |
|                                      |                                               | PLS[2:0]=001 (falling edge) | 2.09               | 2.18 | 2.27 |      |  |
|                                      |                                               | PLS[2:0]=010 (rising edge)  | 2.28               | 2.38 | 2.48 |      |  |
|                                      |                                               | PLS[2:0]=010 (falling edge) | 2.18               | 2.28 | 2.38 |      |  |
|                                      |                                               | PLS[2:0]=011 (rising edge)  | 2.38               | 2.48 | 2.58 |      |  |
| V                                    | Programmable voltage detector level selection | PLS[2:0]=011 (falling edge) | 2.28               | 2.38 | 2.48 | V    |  |
| V <sub>PVD</sub>                     |                                               | PLS[2:0]=100 (rising edge)  | 2.47               | 2.58 | 2.69 |      |  |
|                                      |                                               | PLS[2:0]=100 (falling edge) | 2.37               | 2.48 | 2.59 |      |  |
|                                      |                                               | PLS[2:0]=101 (rising edge)  | 2.57               | 2.68 | 2.79 |      |  |
|                                      |                                               | PLS[2:0]=101 (falling edge) | 2.47               | 2.58 | 2.69 |      |  |
|                                      |                                               | PLS[2:0]=110 (rising edge)  | 2.66               | 2.78 | 2.9  |      |  |
|                                      |                                               | PLS[2:0]=110 (falling edge) | 2.56               | 2.68 | 2.8  |      |  |
|                                      |                                               | PLS[2:0]=111 (rising edge)  | 2.76               | 2.88 | 3    |      |  |
|                                      |                                               | PLS[2:0]=111 (falling edge) | 2.66               | 2.78 | 2.9  |      |  |
| V <sub>PVDhyst</sub> <sup>(2)</sup>  | PVD hysteresis                                | -                           | -                  | 100  | -    | mV   |  |
| M                                    | Power on/power down                           | Falling edge                | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V    |  |
| YPOR/PDR                             | reset threshold                               | Rising edge                 | 1.84               | 1.92 | 2.0  | V    |  |
| V <sub>PDRhyst</sub> <sup>(2)</sup>  | PDR hysteresis                                | -                           | -                  | 40   | -    | mV   |  |
| t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization                           | -                           | 1.5                | 2.5  | 4.5  | ms   |  |

1. The product behavior is guaranteed by design down to the minimum  $V_{\text{POR/PDR}}$  value.

2. Guaranteed by design, not tested in production.





Figure 13. Typical current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals enabled

Figure 14. Typical current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals disabled





| Symphol | Deremeter                       | Conditions                                            | 4      | Max <sup>(1)</sup>     | Unit |
|---------|---------------------------------|-------------------------------------------------------|--------|------------------------|------|
| Gymbol  | Parameter                       | Conditions                                            | HCLK   | T <sub>A</sub> = 85 °C |      |
|         |                                 |                                                       | 36 MHz | 15.5                   |      |
|         | Supply current in<br>Sleep mode | External clock <sup>(2)</sup> all peripherals enabled | 24 MHz | 11.5                   |      |
|         |                                 |                                                       | 16 MHz | 8.5                    |      |
|         |                                 |                                                       | 8 MHz  | 5.5                    |      |
| DD      |                                 |                                                       | 36 MHz | 5                      | ШA   |
|         |                                 | External clock <sup>(2)</sup> , all                   | 24 MHz | 4.5                    |      |
|         |                                 | peripherals disabled                                  | 16 MHz | 4                      |      |
|         |                                 |                                                       | 8 MHz  | 3                      |      |

# Table 14. Maximum current consumption in Sleep mode, code running from Flash or RAM

1. Based on characterization, tested in production at  $V_{\text{DD}}$  max and  $f_{\text{HCLK}}$  max with peripherals enabled.

2. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.

|                          |                                      |                                                                                                                                                |                         | Typ <sup>(1)</sup>                               | Max                     |                                          |      |
|--------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------|-------------------------|------------------------------------------|------|
| Symbol                   | Parameter                            | Conditions                                                                                                                                     | $V_{DD}/V_B$<br>= 2.0 V | V <sub>DD</sub> /<br>V <sub>BAT</sub> =<br>2.4 V | $V_{DD}/V_B$<br>= 3.3 V | T <sub>A</sub> =<br>85 °C <sup>(2)</sup> | Unit |
|                          | Supply current<br>in Stop mode       | Regulator in Run mode,<br>Low-speed and high-speed internal RC<br>oscillators and high-speed oscillator<br>OFF (no independent watchdog)       | -                       | 23.5                                             | 24                      | 200                                      |      |
|                          |                                      | Regulator in Low-Power mode,<br>Low-speed and high-speed internal RC<br>oscillators and high-speed oscillator<br>OFF (no independent watchdog) | -                       | 13.5                                             | 14                      | 180                                      |      |
| 00                       | Supply current<br>in Standby<br>mode | Low-speed internal RC oscillator and independent watchdog ON                                                                                   | -                       | 2.6                                              | 3.4                     | -                                        | μA   |
|                          |                                      | Low-speed internal RC oscillator ON, independent watchdog OFF                                                                                  | -                       | 2.4                                              | 3.2                     | -                                        |      |
|                          |                                      | Low-speed internal RC oscillator and<br>independent watchdog OFF, low-speed<br>oscillator and RTC OFF                                          | -                       | 1.7                                              | 2                       | 4                                        |      |
| I <sub>DD_VBA</sub><br>T | Backup<br>domain supply<br>current   | Low-speed oscillator and RTC ON                                                                                                                | 0.9                     | 1.1                                              | 1.4                     | 1.9                                      |      |

| Table 15. | Typical and | d maximum | current | consum | otions ir | n Stop | and Standb | v modes |
|-----------|-------------|-----------|---------|--------|-----------|--------|------------|---------|
| 10010 101 |             | A         |         |        |           |        |            | ,       |

1. Typical values are measured at  $T_{\text{A}}$  = 25 °C.

2. Based on characterization, not rested in production.



|                  |                                    |                                 | Typ <sup>(1)</sup> Typ <sup>(1)</sup> |                                           | Typ <sup>(1)</sup>       |      |  |
|------------------|------------------------------------|---------------------------------|---------------------------------------|-------------------------------------------|--------------------------|------|--|
| Symbol Parameter |                                    | Conditions                      | fhclk                                 | All peripherals<br>enabled <sup>(2)</sup> | All peripherals disabled | Unit |  |
|                  |                                    |                                 | 36 MHz                                | 7.6                                       | 3.1                      |      |  |
|                  |                                    |                                 | 24 MHz                                | 5.3                                       | 2.3                      |      |  |
|                  |                                    |                                 | 16 MHz                                | 3.8                                       | 1.8                      |      |  |
|                  |                                    |                                 | 8 MHz                                 | 2.1                                       | 1.2                      |      |  |
|                  |                                    | External clock <sup>(3)</sup>   | 4 MHz                                 | 1.6                                       | 1.1                      |      |  |
|                  | Supply<br>current in<br>Sleep mode |                                 | 2 MHz                                 | 1.3                                       | 1                        |      |  |
|                  |                                    |                                 | 1 MHz                                 | 1.11                                      | 0.98                     |      |  |
|                  |                                    |                                 | 500 kHz                               | 1.04                                      | 0.96                     |      |  |
|                  |                                    |                                 | 125 kHz                               | 0.98                                      | 0.95                     | m۸   |  |
| 'DD              |                                    |                                 | 36 MHz                                | 7                                         | 2.5                      | ШA   |  |
|                  |                                    |                                 | 24 MHz                                | 4.8                                       | 1.8                      |      |  |
|                  |                                    | Running on High                 | 16 MHz                                | 3.2                                       | 1.2                      |      |  |
|                  |                                    | Speed Internal RC               | 8 MHz                                 | 1.6                                       | 0.6                      |      |  |
|                  |                                    | (HSI), AHB<br>prescaler used to | 4 MHz                                 | 1                                         | 0.5                      |      |  |
|                  |                                    | reduce the                      | 2 MHz                                 | 0.72                                      | 0.47                     |      |  |
|                  |                                    | frequency                       | 1 MHz                                 | 0.56                                      | 0.44                     |      |  |
|                  |                                    |                                 | 500 kHz                               | 0.49                                      | 0.42                     |      |  |
|                  |                                    |                                 | 125 kHz                               | 0.43                                      | 0.41                     |      |  |

| Table 17. Typical current consumption in Sleep mode, code running from Flash or |
|---------------------------------------------------------------------------------|
| RAM                                                                             |

1. Typical values are measures at T<sub>A</sub> = 25 °C, V<sub>DD</sub> = 3.3 V.

2. Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register).

3. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.

### **On-chip peripheral current consumption**

The current consumption of the on-chip peripherals is given in *Table 18*. The MCU is placed under the following conditions:

- all I/O pins are in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load)
- all peripherals are disabled unless otherwise mentioned
- the given value is calculated by measuring the current consumption
  - with all peripherals clocked off
  - with only one peripheral clocked on
- ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 5.



|                        | Peripheral               | Typical consumption at 25 °C <sup>(1)</sup> | Unit        |
|------------------------|--------------------------|---------------------------------------------|-------------|
| AHB (up to             | DMA1                     | 16.53                                       |             |
| 36 MHz)                | BusMatrix <sup>(2)</sup> | 8.33                                        |             |
|                        | APB1-Bridge              | 10.28                                       |             |
|                        | TIM2                     | 32.50                                       |             |
|                        | TIM3                     | 31.39                                       |             |
|                        | TIM4                     | 31.94                                       |             |
|                        | SPI2                     | 4.17                                        |             |
|                        | USART2                   | 12.22                                       |             |
| APB1 (up to<br>18 MHz) | USART3                   | 12.22                                       |             |
| 10 11112)              | I2C1                     | 10.00                                       |             |
|                        | I2C2                     | 10.00                                       |             |
|                        | WWDG                     | 2.50                                        | / / / / / . |
|                        | PWR                      | 1.67                                        | μΑνινιπΖ    |
|                        | BKP                      | 2.50                                        |             |
|                        | IWDG                     | 11.67                                       |             |
|                        | APB2-Bridge              | 3.75                                        |             |
|                        | GPIO A                   | 6.67                                        |             |
|                        | GPIO B                   | 6.53                                        |             |
|                        | GPIO C                   | 6.53                                        |             |
| APB2 (up to<br>36 MHz) | GPIO D                   | 6.53                                        |             |
| 50 IVII IZ <i>j</i>    | GPIO E                   | 6.39                                        |             |
|                        | ADC1 <sup>(3)</sup>      | 17.50                                       |             |
|                        | SPI1                     | 4.72                                        |             |
|                        | USART1                   | 11.94                                       |             |

Table 18. Peripheral current consumption

1.  $f_{HCLK}$  = 36 MHz,  $f_{APB1}$  =  $f_{HCLK}/2$ ,  $f_{APB2}$  =  $f_{HCLK}$ , default prescaler value for each peripheral.

2. The BusMatrix is automatically active when at least one master is ON.

 Specific conditions for ADC: f<sub>HCLK</sub> = 28 MHz, f<sub>APB1</sub> = f<sub>HCLK</sub>/2, f<sub>APB2</sub> = f<sub>HCLK</sub>, f<sub>ADCCLK</sub> = f<sub>APB2</sub>/2. When ADON bit in the ADC\_CR2 register is set to 1, the consumption added is equal to 0.65 mA. When the ADC is enabled, a current consumption is added equal to 0.05 mA.

## 5.3.6 External clock source characteristics

### High-speed external user clock generated from an external source

The characteristics given in *Table 19* result from tests performed using an high-speed external clock source, and under the ambient temperature and supply voltage conditions summarized in *Table 8*.



| Symbol                                     | Parameter                                              | Conditions                       | Min         | Тур | Max                | Unit |
|--------------------------------------------|--------------------------------------------------------|----------------------------------|-------------|-----|--------------------|------|
| f <sub>HSE_ext</sub>                       | User external clock source<br>frequency <sup>(1)</sup> |                                  | 1           | 8   | 25                 | MHz  |
| V <sub>HSEH</sub>                          | OSC_IN input pin high level voltage                    |                                  | $0.7V_{DD}$ | -   | $V_{DD}$           | V    |
| V <sub>HSEL</sub>                          | OSC_IN input pin low level voltage                     | _                                | $V_{SS}$    | -   | $0.3V_{\text{DD}}$ | v    |
| t <sub>w(HSE)</sub><br>t <sub>w(HSE)</sub> | OSC_IN high or low time <sup>(1)</sup>                 |                                  | 5           | -   | -                  | ne   |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub> | OSC_IN rise or fall time <sup>(1)</sup>                |                                  | -           | -   | 20                 | 115  |
| C <sub>in(HSE)</sub>                       | OSC_IN input capacitance <sup>(1)</sup>                | -                                | -           | 5   | -                  | pF   |
| DuCy <sub>(HSE)</sub>                      | Duty cycle                                             | -                                | 45          | -   | 55                 | %    |
| ١L                                         | OSC_IN Input leakage current                           | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -           | -   | ±1                 | μA   |

Table 19. High-speed external user clock characteristics

1. Guaranteed by design, not tested in production.

### Low-speed external user clock generated from an external source

The characteristics given in *Table 20* result from tests performed using an low-speed external clock source, and under the ambient temperature and supply voltage conditions summarized in *Table 8*.

| Symbol                                     | Parameter                                           | Conditions                       | Min                | Тур    | Max                | Unit |
|--------------------------------------------|-----------------------------------------------------|----------------------------------|--------------------|--------|--------------------|------|
| f <sub>LSE_ext</sub>                       | User external clock source frequency <sup>(1)</sup> |                                  | -                  | 32.768 | 1000               | kHz  |
| V <sub>LSEH</sub>                          | OSC32_IN input pin high level voltage               |                                  | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |
| V <sub>LSEL</sub>                          | OSC32_IN input pin low level voltage                | pin low level _                  | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> | v    |
| t <sub>w(LSE)</sub><br>t <sub>w(LSE)</sub> | OSC32_IN high or low time <sup>(1)</sup>            |                                  | 450                | -      | -                  | 20   |
| t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub> | OSC32_IN rise or fall time <sup>(1)</sup>           |                                  | -                  | -      | 50                 | 115  |
| C <sub>in(LSE)</sub>                       | OSC32_IN input capacitance <sup>(1)</sup>           | -                                | -                  | 5      | -                  | pF   |
| DuCy <sub>(LSE)</sub>                      | Duty cycle                                          | -                                | 30                 | -      | 70                 | %    |
| ١L                                         | OSC32_IN Input leakage current                      | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -                  | -      | ±1                 | μA   |

Table 20. Low-speed external user clock characteristics

1. Guaranteed by design, not tested in production.



### Low-speed internal (LSI) RC oscillator

| Table 24. LS | l oscillator | characteristics | (1 | ) |
|--------------|--------------|-----------------|----|---|
|--------------|--------------|-----------------|----|---|

| Symbol                              | Parameter                        | Min | Тур  | Max | Unit |
|-------------------------------------|----------------------------------|-----|------|-----|------|
| f <sub>LSI</sub> <sup>(2)</sup>     | Frequency                        | 30  | 40   | 60  | kHz  |
| t <sub>su(LSI)</sub> <sup>(3)</sup> | LSI oscillator startup time      | -   | -    | 85  | μs   |
| I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | -   | 0.65 | 1.2 | μÂ   |

1.  $V_{DD}$  = 3 V,  $T_A$  = -40 to 85 °C unless otherwise specified.

2. Based on characterization, not tested in production.

3. Guaranteed by design, not tested in production.

### Wakeup time from low-power mode

The wakeup times given in *Table 25* are measured on a wakeup phase with an 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode:

- Stop or Standby mode: the clock source is the RC oscillator
- Sleep mode: the clock source is the clock that was set before entering Sleep mode.

All timings are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

| Symbol                              | Parameter                                           | Тур | Unit |
|-------------------------------------|-----------------------------------------------------|-----|------|
| t <sub>WUSLEEP</sub> <sup>(1)</sup> | Wakeup from Sleep mode                              | 1.8 | μs   |
| t <sub>WUSTOP</sub> <sup>(1)</sup>  | Wakeup from Stop mode (regulator in run mode)       | 3.6 | 116  |
|                                     | Wakeup from Stop mode (regulator in low-power mode) | 5.4 | μο   |
| twustdby <sup>(1)</sup>             | Wakeup from Standby mode                            | 50  | μs   |

Table 25. Low-power mode wakeup timings

1. The wakeup times are measured from the wakeup event to the point at which the user application code reads the first instruction.

### 5.3.8 PLL characteristics

The parameters given in *Table 26* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

| Symbol               | Parameter                      | Value              |     |                    | l lucit |
|----------------------|--------------------------------|--------------------|-----|--------------------|---------|
| Symbol               | Faraneter                      | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit    |
| f <sub>PLL_IN</sub>  | PLL input clock <sup>(2)</sup> | 1                  | 8.0 | 25                 | MHz     |
|                      | PLL input clock duty cycle     | 40                 | -   | 60                 | %       |
| f <sub>PLL_OUT</sub> | PLL multiplier output clock    | 16                 | -   | 36                 | MHz     |





Figure 28. Recommended NRST pin protection

1. The reset network protects the device against parasitic resets.

2. The user must ensure that the level on the NRST pin can go below the  $V_{IL(NRST)}$  max level specified in *Table 36*. Otherwise the reset will not be taken into account by the device.



### Equation 1: R<sub>AIN</sub> max formula:

$$R_{AIN} < \frac{\Gamma_{S}}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$

The formula above (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).

| T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>AIN</sub> max (kΩ) |
|-------------------------|---------------------|---------------------------|
| 1.5                     | 0.11                | 0.4                       |
| 7.5                     | 0.54                | 5.9                       |
| 13.5                    | 0.96                | 11.4                      |
| 28.5                    | 2.04                | 25.2                      |
| 41.5                    | 2.96                | 37.2                      |
| 55.5                    | 3.96                | 50                        |
| 71.5                    | 5.11                | NA                        |
| 239.5                   | 17.1                | NA                        |

| Table 42. RAIN max f | for $f_{ADC} = 14$ | MHz <sup>(1)</sup> |
|----------------------|--------------------|--------------------|
|----------------------|--------------------|--------------------|

1. Guaranteed by design, not tested in production.

| Symbol | Parameter                    | Test conditions                                             | Тур  | Max <sup>(3)</sup> | Unit |
|--------|------------------------------|-------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       | f <sub>PCLK2</sub> = 28 MHz,                                | ±1.3 | ±2                 |      |
| EO     | Offset error                 | $f_{ADC} = 14 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega,$   | ±1   | ±1.5               |      |
| EG     | Gain error                   | $V_{DDA} = 3 V \text{ to } 3.6 V$<br>T <sub>A</sub> = 25 °C | ±0.5 | ±1.5               | LSB  |
| ED     | Differential linearity error | Measurements made after                                     | ±0.7 | ±1                 |      |
| EL     | Integral linearity error     | ADC calibration                                             | ±0.8 | ±1.5               |      |

| Table 43, ADC accuracy | v - limited test | $conditions^{(1)}$ |
|------------------------|------------------|--------------------|
| Table 45. ADO acculac  | y - minieu iesi  | conditions         |

1. ADC DC accuracy values are measured after internal calibration.

 ADC Accuracy vs. Negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.

inject negative current. Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 5.3.12 does not affect the ADC accuracy.

3. Based on characterization, not tested in production.



| Symbol | Parameter                    | Test conditions                                           | Тур  | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|-----------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       | 6 - 00 MUL                                                | ±2   | ±5                 |      |
| EO     | Offset error                 | $f_{ADC} = 14 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega,$ | ±1.5 | ±2.5               |      |
| EG     | Gain error                   | $V_{DDA} = 2.4 V \text{ to } 3.6 V$                       | ±1.5 | ±3                 | LSB  |
| ED     | Differential linearity error | Measurements made after                                   | ±1   | ±2                 |      |
| EL     | Integral linearity error     |                                                           | ±1.5 | ±3                 |      |

### Table 44. ADC accuracy<sup>(1) (2) (3)</sup>

1. ADC DC accuracy values are measured after internal calibration.

2. Better performance could be achieved in restricted  $V_{DD}$ , frequency,  $V_{REF}$  and temperature ranges.

3. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 5.3.12 does not affect the ADC accuracy.

4. Based on characterization, not tested in production.









### Figure 41. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint

1. Dimensions are expressed in millimeters.



| Symbol |        | millimeters |        | inches <sup>(1)</sup> |        |        |
|--------|--------|-------------|--------|-----------------------|--------|--------|
| Symbol | Min    | Тур         | Мах    | Min                   | Тур    | Мах    |
| D3     | -      | 12.000      | -      | -                     | 0.4724 | -      |
| E      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| E1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3     | -      | 12.000      | -      | -                     | 0.4724 | -      |
| е      | -      | 0.500       | -      | -                     | 0.0197 | -      |
| L      | 0.450  | 0.600       | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -      | 1.000       | -      | -                     | 0.0394 | -      |
| k      | 0.0°   | 3.5°        | 7.0°   | 0.0°                  | 3.5°   | 7.0°   |
| CCC    | -      | -           | 0.080  | -                     | -      | 0.0031 |

# Table 48. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.



For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact the nearest ST sales office.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                               |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | V <sub>ESD(CDM)</sub> value added to <i>Table 30: ESD absolute maximum ratings</i> .                                                                                                                                                                                                  |
|             |          | Note added below <i>Table 10: Embedded reset and power control block characteristics</i> . and below <i>Table 21: HSE 4-16 MHz oscillator characteristics</i> .                                                                                                                       |
|             |          | Note added below <i>Table 34: Output voltage characteristics</i> and V <sub>OH</sub> parameter description modified.                                                                                                                                                                  |
|             |          | <i>Table 41: ADC characteristics</i> and <i>Table 43: ADC accuracy - limited test conditions</i> modified.                                                                                                                                                                            |
|             |          | Figure 33: ADC accuracy characteristics modified.                                                                                                                                                                                                                                     |
|             |          | Packages are ECOPACK® compliant.                                                                                                                                                                                                                                                      |
|             |          | Tables modified in Section 5.3.5: Supply current characteristics.                                                                                                                                                                                                                     |
|             |          | ADC and ANTI_TAMPER signal names modified (see <i>Table 4: Medium-density STM32F101xx pin definitions</i> ). <i>Table 4: Medium-density STM32F101xx pin definitions</i> modified. Note 4 removed and values updated in <i>Table 21: Typical current consumption in Standby mode</i> . |
|             |          | V <sub>hys</sub> modified in <i>Table 33: I/O static characteristics</i> .<br>Updated: <i>Table 28: EMS characteristics</i> and <i>Table 29: EMI characteristics</i> .                                                                                                                |
|             |          | t <sub>VDD</sub> modified in <i>Table 9: Operating conditions at power-up / power-down</i> .<br>Typical values modified, note 2 modified and note 3 removed in <i>Table 25: Low-power mode wakeup timings</i> .                                                                       |
| 18-Oct-2007 | 3        | Maximum current consumption Table 12, Table 13 and Table 14 updated.                                                                                                                                                                                                                  |
|             | Ŭ        | Values added and notes added in <i>Table 15: Typical and maximum current consumptions in Stop and Standby modes</i> .                                                                                                                                                                 |
|             |          | On-chip peripheral current consumption on page 43 added.                                                                                                                                                                                                                              |
|             |          | Package mechanical data inch values are calculated from mm and rounded to 4 decimal digits (see <i>Section 6: Package characteristics</i> ).                                                                                                                                          |
|             |          | V <sub>prog</sub> added to Table 27: Flash memory characteristics.                                                                                                                                                                                                                    |
|             |          | T <sub>S_temp</sub> added to <i>Table 45: TS characteristics</i> .                                                                                                                                                                                                                    |
|             |          | T <sub>S_vrefint</sub> added to <i>Table 11: Embedded internal reference voltage</i> .                                                                                                                                                                                                |
|             |          | Handling of unused pins specified in <i>General input/output characteristics on page 55</i> . All I/Os are CMOS and TTL compliant.                                                                                                                                                    |
|             |          | <i>Table 4: Medium-density STM32F101xx pin definitions</i> : table clarified and <i>Note 7</i> modified.                                                                                                                                                                              |
|             |          | Internal LSI RC frequency changed from 32 to 40 kHz (see <i>Table 24: LSI oscillator characteristics</i> ). Values added to <i>Table 25: Low-power mode wakeup timings</i> . N <sub>END</sub> modified in <i>Table 27: Flash memory characteristics</i> .                             |
|             |          | Option byte addresses corrected in <i>Figure 8: Memory map</i> .                                                                                                                                                                                                                      |
|             |          | ACC <sub>HSI</sub> modified in <i>Table 23: HSI oscillator characteristics</i> .                                                                                                                                                                                                      |
|             |          | t <sub>JITTER</sub> removed from <i>Table 26: PLL characteristics</i> .                                                                                                                                                                                                               |
|             |          | Appendix A: Important notes on page 71 added.                                                                                                                                                                                                                                         |
|             |          | Added: Figure 13, Figure 14, Figure 16 and Figure 18.                                                                                                                                                                                                                                 |

Table 53. Document revision history (continued)



### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics – All rights reserved



DocID13586 Rev 17