

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 36MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                         |
| Peripherals                | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT                               |
| Number of I/O              | 37                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 10K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                               |
| Data Converters            | A/D 10x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 48-VFQFN Exposed Pad                                                    |
| Supplier Device Package    | 48-UFQFPN (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f101c8u6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 44.<br>Table 45. | ADC accuracy                                                                                           |
|------------------------|--------------------------------------------------------------------------------------------------------|
| Table 46.              | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data      |
| Table 47.              | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package mechanical data |
| Table 48.              | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data                            |
| Table 49.              | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat<br>package mechanical data                           |
| Table 50.              | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data                                |
| Table 51.<br>Table 52. | Package thermal characteristics                                                                        |
| Table 53.              | Document revision history                                                                              |



# List of Figures

| Figure 1.  | STM32F101xx medium-density access line block diagram                                         | 12 |
|------------|----------------------------------------------------------------------------------------------|----|
| Figure 2.  | Clock tree                                                                                   | 13 |
| Figure 3.  | STM32F101xx medium-density access line LQFP100 pinout                                        | 21 |
| Figure 4.  | STM32F101xx medium-density access line LQFP64 pinout                                         | 22 |
| Figure 5.  | STM32F101xx medium-density access line LQFP48 pinout                                         | 22 |
| Figure 6.  | STM32F101xx medium-density access line UFQPFN48 pinout.                                      | 23 |
| Figure 7.  | STM32F101xx medium-density access line VFQPFN36 pinout                                       | 23 |
| Figure 8.  | Memory map                                                                                   | 29 |
| Figure 9.  | Pin loading conditions.                                                                      | 31 |
| Figure 10. | Pin input voltage                                                                            | 31 |
| Figure 11. | Power supply scheme                                                                          | 31 |
| Figure 12. | Current consumption measurement scheme                                                       | 32 |
| Figure 13. | Typical current consumption in Run mode versus frequency (at 3.6 V) -                        |    |
|            | code with data processing running from RAM, peripherals enabled.                             | 38 |
| Figure 14. | Typical current consumption in Run mode versus frequency (at 3.6 V) -                        |    |
|            | code with data processing running from RAM, peripherals disabled                             | 38 |
| Figure 15. | Typical current consumption on V <sub>BAT</sub> with RTC on versus temperature at different  |    |
|            | V <sub>BAT</sub> values                                                                      | 40 |
| Figure 16. | Typical current consumption in Stop mode with regulator in Run mode versus                   |    |
|            | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V                                             | 40 |
| Figure 17. | Typical current consumption in Stop mode with regulator in Low-power mode versus             |    |
|            | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V                                             | 41 |
| Figure 18. | Typical current consumption in Standby mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V | 41 |
| Figure 19. | High-speed external clock source AC timing diagram                                           | 46 |
| Figure 20. | Low-speed external clock source AC timing diagram                                            | 46 |
| Figure 21. | Typical application with an 8 MHz crystal.                                                   | 47 |
| Figure 22. | Typical application with a 32.768 kHz crystal                                                | 49 |
| Figure 23. | Standard I/O input characteristics - CMOS port                                               | 56 |
| Figure 24. | Standard I/O input characteristics - TTL port                                                | 56 |
| Figure 25. | 5 V tolerant I/O input characteristics - CMOS port                                           | 57 |
| Figure 26. | 5 V tolerant I/O input characteristics - TTL port                                            | 57 |
| Figure 27. | I/O AC characteristics definition                                                            | 60 |
| Figure 28. | Recommended NRST pin protection                                                              | 61 |
| Figure 29. | I <sup>2</sup> C bus AC waveforms and measurement circuit <sup>(1)</sup>                     | 64 |
| Figure 30. | SPI timing diagram - slave mode and CPHA = 0                                                 | 66 |
| Figure 31. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup>                                  | 66 |
| Figure 32. | SPI timing diagram - master mode <sup>(1)</sup>                                              | 67 |
| Figure 33. | ADC accuracy characteristics                                                                 | 70 |
| Figure 34. | Typical connection diagram using the ADC                                                     | 71 |
| Figure 35. | Power supply and reference decoupling (V <sub>RFF+</sub> not connected to V <sub>DDA</sub> ) | 71 |
| Figure 36. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> )     | 72 |
| Figure 37. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package outline                                             | 73 |
| Figure 38. | UFQFPN48 recommended footprint                                                               | 74 |
| Figure 39. | UFQFPN48 marking example (package top view)                                                  | 75 |
| Figure 40. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat               |    |
|            | package outline                                                                              | 76 |
| Figure 41. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat               |    |



| Figure 42                | package recommended footprint                                     | 8 |
|--------------------------|-------------------------------------------------------------------|---|
| Figure 42.               | VEQEPNSO marking example (package top view)                       | 9 |
| Figure 43.<br>Figure 44. | LOFP100 - 100-pin, 14 x 14 mm low-profile guad flat               | U |
|                          | recommended footprint.                                            | 1 |
| Figure 45.               | LQFP100 marking example (package top view)8                       | 2 |
| Figure 46.               | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | 3 |
| Figure 47.               | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package         |   |
| -                        | recommended footprint                                             | 4 |
| Figure 48.               | LQFP64 marking example (package top view)8                        | 5 |
| Figure 49.               | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline   | 6 |
| Figure 50.               | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package           |   |
| -                        | recommended footprint                                             | 8 |
| Figure 51.               | LQFP48 marking example (package top view)8                        | 9 |
| Figure 52.               | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub>                      | 1 |



# 2.1 Device overview

Figure 1 shows the general block diagram of the device family.

|                                               | medium-density access line) |                                                                                                                        |     |                     |     |              |     |              |     |  |  |
|-----------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|--------------|-----|--------------|-----|--|--|
| F                                             | Peripheral                  | STM32F101Tx                                                                                                            |     | STM32F101Cx         |     | STM32F101Rx  |     | STM32F101Vx  |     |  |  |
| Flash - Kl                                    | bytes                       | 64                                                                                                                     | 128 | 64                  | 128 | 64           | 128 | 64           | 128 |  |  |
| SRAM - Kbytes                                 |                             | 10                                                                                                                     | 16  | 10                  | 16  | 10           | 16  | 10           | 16  |  |  |
| Timers                                        | General -purpose            | 3                                                                                                                      |     | 3                   |     | 3            |     | 3            |     |  |  |
| Communication                                 | SPI                         | 1                                                                                                                      |     | 2                   |     | 2            |     | 2            |     |  |  |
|                                               | l <sup>2</sup> C            | 1                                                                                                                      |     | 2                   |     | 2            |     | 2            |     |  |  |
|                                               | USART                       | 2                                                                                                                      |     | 3                   |     | 3            |     | 3            |     |  |  |
| 12-bit synchronized ADC<br>number of channels |                             | 110 channels                                                                                                           |     | 110 channels        |     | 116 channels |     | 116 channels |     |  |  |
| GPIOs                                         |                             | 26                                                                                                                     |     | 37                  |     | 51           |     | 80           |     |  |  |
| CPU freq                                      | uency                       | 36 MHz                                                                                                                 |     |                     |     |              |     |              |     |  |  |
| Operating                                     | g voltage                   | 2.0 to 3.6 V                                                                                                           |     |                     |     |              |     |              |     |  |  |
| Operating                                     | g temperatures              | Ambient temperature: -40 to +85 °C (see <i>Table 8</i> )<br>Junction temperature: -40 to +105 °C (see <i>Table 8</i> ) |     |                     |     |              |     |              |     |  |  |
| Packages                                      | 3                           | VFQFPN36                                                                                                               |     | LQFP48,<br>UFQFPN48 |     | LQFP64       |     | LQFP100      |     |  |  |

# Table 2. Device features and peripheral counts (STM32F101xxmedium-density access line)



# 2.3 Overview

# 2.3.1 ARM<sup>®</sup> Cortex<sup>®</sup> -M3 core with embedded Flash and SRAM

The ARM<sup>®</sup> Cortex<sup>®</sup> -M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup> -M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The STM32F101xx medium-density access line family having an embedded ARM core, is therefore compatible with all ARM tools and software.

#### 2.3.2 Embedded Flash memory

64 or 128 Kbytes of embedded Flash is available for storing programs and data.

#### 2.3.3 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

#### 2.3.4 Embedded SRAM

Up to 16 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states.

#### 2.3.5 Nested vectored interrupt controller (NVIC)

The STM32F101xx medium-density access line embeds a nested vectored interrupt controller able to handle up to 43 maskable interrupt channels (not including the 16 interrupt lines of  $Cortex^{\ensuremath{\mathbb{R}}}$ -M3) and 16 priority levels.

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Closely coupled NVIC core interface
- Allows early processing of interrupts
- Processing of *late arriving* higher priority interrupts
- Support for tail-chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead



#### 2.3.17 SysTick timer

This timer is dedicated for OS, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source

#### 2.3.18 General-purpose timers (TIMx)

There are three synchronizable general-purpose timers embedded in the STM32F101xx medium-density access line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture, output compare, PWM or one pulse mode output. This gives up to 12 input captures / output compares / PWMs on the largest packages.

The general-purpose timers can work together via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

# 2.3.19 I<sup>2</sup>C bus

Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes.

They support dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. They can be served by DMA and they support SM Bus 2.0/PM Bus.

#### 2.3.20 Universal synchronous/asynchronous receiver transmitter (USART)

The available USART interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, support IrDA SIR ENDEC, are ISO 7816 compliant and have LIN Master/Slave capability.

The USART interfaces can be served by the DMA controller.

## 2.3.21 Serial peripheral interface (SPI)

Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in fullduplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

Both SPIs can be served by the DMA controller.

## 2.3.22 GPIOs (general-purpose inputs/outputs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the



DocID13586 Rev 17

GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

# 2.3.23 ADC (analog to digital converter)

The 12-bit analog to digital converter has up to 16 external channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller.

An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

#### 2.3.24 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V <  $V_{DDA}$  < 3.6 V. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

## 2.3.25 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.



|                     | Pir    | าร      |          |                   |                     |                            |                                                  | Alternate functions <sup>(3)(4)</sup>                          |          |
|---------------------|--------|---------|----------|-------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------|----------|
| LQFP48/<br>UFQFPN48 | LQFP64 | LQFP100 | VFQFPN36 | Pin name          | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                        | Remap    |
| 12                  | 16     | 25      | 9        | PA2               | I/O                 | -                          | PA2                                              | USART2_TX <sup>(8)</sup> /<br>ADC_IN2/TIM2_CH3 <sup>(8)</sup>  | -        |
| 13                  | 17     | 26      | 10       | PA3               | I/O                 | -                          | PA3                                              | USART2_RX <sup>(8)</sup> /<br>ADC_IN3/TIM2_CH4 <sup>(8)</sup>  | -        |
| -                   | 18     | 27      | -        | V <sub>SS_4</sub> | S                   | -                          | V <sub>SS_4</sub>                                | -                                                              | -        |
| -                   | 19     | 28      | -        | V <sub>DD_4</sub> | S                   | -                          | V <sub>DD_4</sub>                                | -                                                              | -        |
| 14                  | 20     | 29      | 11       | PA4               | I/O                 | -                          | PA4                                              | SPI1_NSS <sup>(8)</sup> /ADC_IN4<br>USART2_CK <sup>(8)</sup> / | -        |
| 15                  | 21     | 30      | 12       | PA5               | I/O                 | -                          | PA5                                              | SPI1_SCK <sup>(8)</sup> /ADC_IN5                               | -        |
| 16                  | 22     | 31      | 13       | PA6               | I/O                 | -                          | PA6                                              | SPI1_MISO <sup>(8)</sup> /ADC_IN6<br>TIM3_CH1 <sup>(8)</sup>   | -        |
| 17                  | 23     | 32      | 14       | PA7               | I/O                 | -                          | PA7                                              | SPI1_MOSI <sup>(8)</sup> /ADC_IN7<br>TIM3_CH2 <sup>(8)</sup>   | -        |
| -                   | 24     | 33      | -        | PC4               | I/O                 | -                          | PC4                                              | ADC_IN14                                                       | -        |
| -                   | 25     | 34      | -        | PC5               | I/O                 | -                          | PC5                                              | ADC_IN15                                                       | -        |
| 18                  | 26     | 35      | 15       | PB0               | I/O                 | -                          | PB0                                              | ADC_IN8/TIM3_CH3 <sup>(8)</sup>                                | -        |
| 19                  | 27     | 36      | 16       | PB1               | I/O                 | -                          | PB1                                              | ADC_IN9/TIM3_CH4 <sup>(8)</sup>                                | -        |
| 20                  | 28     | 37      | 17       | PB2               | I/O                 | FT                         | PB2/BOOT1                                        | -                                                              | -        |
| -                   | -      | 38      | -        | PE7               | I/O                 | FT                         | PE7                                              | -                                                              | -        |
| -                   | -      | 39      | -        | PE8               | I/O                 | FT                         | PE8                                              | -                                                              | -        |
| -                   | -      | 40      | -        | PE9               | I/O                 | FT                         | PE9                                              | -                                                              | -        |
| -                   | -      | 41      | -        | PE10              | I/O                 | FT                         | PE10                                             | -                                                              | -        |
| -                   | -      | 42      | -        | PE11              | I/O                 | FT                         | PE11                                             | -                                                              | -        |
| -                   | -      | 43      | -        | PE12              | I/O                 | FT                         | PE12                                             | -                                                              | -        |
| -                   | -      | 44      | -        | PE13              | I/O                 | FT                         | PE13                                             | -                                                              | -        |
| -                   | -      | 45      | -        | PE14              | I/O                 | FT                         | PE14                                             | -                                                              | -        |
| -                   | -      | 46      | -        | PE15              | I/O                 | FT                         | PE15                                             | -                                                              | -        |
| 21                  | 29     | 47      | -        | PB10              | I/O                 | FT                         | PB10                                             | I2C2_SCL/<br>USART3_TX <sup>(8)</sup>                          | TIM2_CH3 |
| 22                  | 30     | 48      | -        | PB11              | I/O                 | FT                         | PB11                                             | I2C2_SDA/<br>USART3_RX <sup>(8)</sup>                          | TIM2_CH4 |

|--|



# 4 Memory mapping

The memory map is shown in Figure 8.



Figure 8. Memory map



| Symbol          | Parameter                          | Conditions                           |                           | Min  | Max                   | Unit |
|-----------------|------------------------------------|--------------------------------------|---------------------------|------|-----------------------|------|
|                 |                                    | Standard                             | 10                        | -0.3 | V <sub>DD</sub> + 0.3 | M    |
| V <sub>IN</sub> |                                    | ET 10 <sup>(3)</sup>                 | $2~V < V_{DD} \leq 3.6~V$ | -0.3 | 5.5                   |      |
|                 | I/O Input voltage                  |                                      | V <sub>DD</sub> = 2 V     | -0.3 | 5.2                   | v    |
|                 |                                    | BOOT0                                |                           | 0    | 5.5                   |      |
|                 |                                    | LQFP100                              |                           | -    | 434                   | mW   |
| P <sub>D</sub>  | Power dissipation at $T_A = 85 °C$ | LQFP64                               |                           | -    | 444                   |      |
|                 |                                    | LQFP48                               |                           | -    | 363                   |      |
|                 |                                    | UFQFPN48                             |                           | -    | 624                   |      |
|                 |                                    | VFQFPN36                             |                           | -    | 1000                  |      |
| Т               | Ambient temperature                | Maximum power dissipation            |                           | -40  | 85                    |      |
| IA              |                                    | Low power dissipation <sup>(5)</sup> |                           | -40  | 105                   | °C   |
| TJ              | Junction temperature range         |                                      | -                         | -40  | 105                   |      |

 Table 8. General operating conditions (continued)

1. When the ADC is used, refer to *Table 41: ADC characteristics*.

2. It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and operation.

- 3. To sustain a voltage higher than  $V_{DD}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled.
- If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.7: Thermal characteristics on page 90).
- In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.7: Thermal characteristics on page 90).

# 5.3.2 Operating conditions at power-up / power-down

Subject to general operating conditions for T<sub>A</sub>.

| Table 9. Operating | conditions at p | oower-up / | power-down |
|--------------------|-----------------|------------|------------|
|--------------------|-----------------|------------|------------|

|   | Symbol | Parameter                         | Conditions | Min | Мах | Unit  |
|---|--------|-----------------------------------|------------|-----|-----|-------|
|   | +      | V <sub>DD</sub> rise time<br>rate |            | 0   | 8   | us/V  |
| ι | ٩VDD   | V <sub>DD</sub> fall time<br>rate | -          | 20  | 8   | μ5/ ν |

## 5.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 10* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.



| Symbol                               | Parameter                                     | Conditions                  | Min                | Тур  | Max  | Unit |  |
|--------------------------------------|-----------------------------------------------|-----------------------------|--------------------|------|------|------|--|
|                                      |                                               | PLS[2:0]=000 (rising edge)  | 2.1                | 2.18 | 2.26 |      |  |
|                                      |                                               | PLS[2:0]=000 (falling edge) | 2                  | 2.08 | 2.16 |      |  |
|                                      |                                               | PLS[2:0]=001 (rising edge)  | 2.19               | 2.28 | 2.37 |      |  |
|                                      |                                               | PLS[2:0]=001 (falling edge) | 2.09               | 2.18 | 2.27 |      |  |
|                                      |                                               | PLS[2:0]=010 (rising edge)  | 2.28               | 2.38 | 2.48 |      |  |
|                                      |                                               | PLS[2:0]=010 (falling edge) | 2.18               | 2.28 | 2.38 |      |  |
|                                      |                                               | PLS[2:0]=011 (rising edge)  | 2.38               | 2.48 | 2.58 |      |  |
| V                                    | Programmable voltage detector level selection | PLS[2:0]=011 (falling edge) | 2.28               | 2.38 | 2.48 |      |  |
| VPVD                                 |                                               | PLS[2:0]=100 (rising edge)  | 2.47               | 2.58 | 2.69 |      |  |
|                                      |                                               | PLS[2:0]=100 (falling edge) | 2.37               | 2.48 | 2.59 |      |  |
|                                      |                                               | PLS[2:0]=101 (rising edge)  | 2.57               | 2.68 | 2.79 |      |  |
|                                      |                                               | PLS[2:0]=101 (falling edge) | 2.47               | 2.58 | 2.69 |      |  |
|                                      |                                               | PLS[2:0]=110 (rising edge)  | 2.66               | 2.78 | 2.9  |      |  |
|                                      |                                               | PLS[2:0]=110 (falling edge) | 2.56               | 2.68 | 2.8  |      |  |
|                                      |                                               | PLS[2:0]=111 (rising edge)  | 2.76               | 2.88 | 3    |      |  |
|                                      |                                               | PLS[2:0]=111 (falling edge) | 2.66               | 2.78 | 2.9  |      |  |
| V <sub>PVDhyst</sub> <sup>(2)</sup>  | PVD hysteresis                                | -                           | -                  | 100  | -    | mV   |  |
|                                      | Power on/power down                           | Falling edge                | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | v    |  |
| YPOR/PDR                             | reset threshold                               | Rising edge                 | 1.84               | 1.92 | 2.0  |      |  |
| V <sub>PDRhyst</sub> <sup>(2)</sup>  | PDR hysteresis                                | -                           | -                  | 40   | -    | mV   |  |
| t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization                           | -                           | 1.5                | 2.5  | 4.5  | ms   |  |

1. The product behavior is guaranteed by design down to the minimum  $V_{\text{POR/PDR}}$  value.

2. Guaranteed by design, not tested in production.



| Symbol            | Paramotor             |                    | Unit |                    |      |  |
|-------------------|-----------------------|--------------------|------|--------------------|------|--|
| Symbol            | raidinetei            | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |  |
| t <sub>LOCK</sub> | PLL lock time         | -                  | -    | 200                | μs   |  |
| Jitter            | Cycle-to-cycle jitter | -                  | -    | 300                | ps   |  |

Table 26. PLL characteristics (continued)

1. Based on device characterization, not tested in production.

2. Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by  $f_{PLL_OUT}$ .

#### 5.3.9 Memory characteristics

#### **Flash memory**

The characteristics are given at  $T_A = -40$  to 85 °C unless otherwise specified.

| Symbol             | Parameter               | Conditions                                                                            | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|--------------------|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | $T_A = -40$ to +85 °C                                                                 | 40                 | 52.5 | 70                 | μs   |
| t <sub>ERASE</sub> | Page (1 KB) erase time  | $T_A = -40$ to +85 °C                                                                 | 20                 | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | T <sub>A</sub> = -40 to +85 °C                                                        | 20                 | -    | 40                 | ms   |
| I <sub>DD</sub>    | Supply current          | Read mode<br>f <sub>HCLK</sub> = 36 MHz with 1 wait<br>state, V <sub>DD</sub> = 3.3 V | -                  | -    | 20                 | mA   |
|                    |                         | Write / Erase modes<br>f <sub>HCLK</sub> = 36 MHz, V <sub>DD</sub> = 3.3 V            | -                  | -    | 5                  | mA   |
|                    |                         | Power-down mode / Halt,<br>$V_{DD}$ = 3.0 to 3.6 V                                    | -                  | -    | 50                 | μA   |
| V <sub>prog</sub>  | Programming voltage     | -                                                                                     | 2                  | -    | 3.6                | V    |

| Table 27 | . Flash | memory | characteristics |
|----------|---------|--------|-----------------|
|----------|---------|--------|-----------------|

1. Guaranteed by design, not tested in production.

## 5.3.10 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (Electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- **FTB**: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.



#### **Output driving current**

The GPIOs (general-purpose inputs/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed V<sub>OL</sub>/V<sub>OH</sub>) except PC13, PC14 and PC15 which can sink or source up to +/-3mA. When using the GPIOs PC13 to PC15 in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 6*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 6*).

#### Output voltage levels

Unless otherwise specified, the parameters given in *Table 34* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*. All I/Os are CMOS and TTL compliant.

| Symbol                         | Parameter                                                                         | Conditions                                          | Min                  | Max | Unit |
|--------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|-----|------|
| V <sub>OL</sub> <sup>(1)</sup> | Output Low level voltage for an I/O pin when 8 pins are sunk at the same time     | CMOS port <sup>(2)</sup> ,                          | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output High level voltage for an I/O pin when 8 pins are sourced at the same time | $1_{O} - 40$ mA,<br>2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | -   |      |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | TTL port <sup>(2)</sup>                             | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | $2.7 V < V_{DD} < 3.6 V$                            | 2.4                  | -   |      |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | I <sub>IO</sub> = +20 mA <sup>(4)</sup>             | -                    | 1.3 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2.7 V < V <sub>DD</sub> < 3.6 V                     | V <sub>DD</sub> -1.3 | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | I <sub>IO</sub> = +6 mA <sup>(4)</sup>              | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2 V < V <sub>DD</sub> < 2.7 V                       | V <sub>DD</sub> -0.4 | -   | v    |

#### Table 34. Output voltage characteristics

1. The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 6* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 6 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>.

4. Based on characterization data, not tested in production.



| Symbol | Parameter                    | Test conditions                                           | Тур  | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|-----------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       |                                                           | ±2   | ±5                 |      |
| EO     | Offset error                 | $f_{ADC} = 14 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega,$ | ±1.5 | ±2.5               |      |
| EG     | Gain error                   | $V_{DDA} = 2.4 V \text{ to } 3.6 V$                       | ±1.5 | ±3                 | LSB  |
| ED     | Differential linearity error | Measurements made after                                   | ±1   | ±2                 |      |
| EL     | Integral linearity error     |                                                           | ±1.5 | ±3                 |      |

## Table 44. ADC accuracy<sup>(1) (2) (3)</sup>

1. ADC DC accuracy values are measured after internal calibration.

2. Better performance could be achieved in restricted  $V_{DD}$ , frequency,  $V_{REF}$  and temperature ranges.

3. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 5.3.12 does not affect the ADC accuracy.

4. Based on characterization, not tested in production.







#### **Device Marking for VFQFPN36**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.







1. Dimensions are expressed in millimeters.



#### **Device Marking for LQFP48**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



#### 6.7.2 Evaluating the maximum junction temperature for an application

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 52: Ordering information scheme*.

Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. Here, only temperature range 6 is available (-40 to 85 °C).

The following example shows how to calculate the temperature range needed for a given application, making it possible to check whether the required temperature range is compatible with the STM32F101xx junction temperature range.

#### **Example: high-performance application**

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax} = 82$  °C (measured according to JESD51-2), I<sub>DDmax</sub> = 50 mA, V<sub>DD</sub> = 3.5 V, maximum 20 I/Os used at the same time in output at low level with I<sub>OL</sub> = 8 mA, V<sub>OL</sub>= 0.4 V and maximum 8 I/Os used at the same time in output mode at low level with I<sub>OL</sub> = 20 mA, V<sub>OL</sub>= 1.3 V

P<sub>INTmax =</sub> 50 mA × 3.5 V= 175 mW

P<sub>IOmax = 20</sub> × 8 mA × 0.4 V + 8 × 20 mA × 1.3 V = 272 mW

This gives:  $P_{INTmax}$  = 175 mW and  $P_{IOmax}$  = 272 mW

P<sub>Dmax =</sub> 175 <sub>+</sub> 272 = 447 mW

Thus: P<sub>Dmax</sub> = 447 mW

Using the values obtained in *Table 51*  $T_{Jmax}$  is calculated as follows:

For LQFP64, 45 °C/W

T<sub>Jmax</sub> = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.1 °C = 102.1 °C

This is within the junction temperature range of the STM32F101xx ( $-40 < T_J < 105 \text{ °C}$ ).





| Date          | Date Revision Changes |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|---------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 21-Jul-2008 8 |                       | ChangesSmall text changes.Power supply supervisor on page 16 modified and $V_{DDA}$ added to Table 8:General operating conditions on page 33.Capacitance modified in Figure 11: Power supply scheme on page 31.Table notes revised in Section 5: Electrical characteristics.Maximum value of $R_{STTEMPO}$ modified in Table 10: Embedded reset and<br>power control block characteristics on page 35.Values added to Table 15: Typical and maximum current consumptions in<br>Stop and Standby modes and Table 21: Typical current consumption in<br>Standby mode removed.fHSE_ext modified in Table 19: High-speed external user clock<br>characteristics on page 45. $f_{PLL_{-}IN}$ modified in Table 26: PLL<br>characteristics on page 50.fHCLK corrected in Table 28: EMS characteristics.Minimum SDA and SCL fall time value for Fast mode removed from<br>Table 38: 12C characteristics on page 63, note 1 modified.<br>$t_{h(NSS)}$ modified in Table 40: SPI characteristics on page 65 and<br>Figure 30: SPI timing diagram - slave mode and CPHA = 0 on page 66.C_ADC modified in Table 41: ADC characteristics on page 68 and<br>Figure 34: Typical connection diagram using the ADC modified.fPCLK2 corrected in Table 43: ADC accuracy - limited test conditions and<br>Table 44: ADC accuracy.Typical T_S_temp value removed from Table 45: TS characteristics on<br>page 72.LQFP48 package specifications updated (see Table 50, Table 49 and<br>Table 50).Axx option removed from Table 52: Ordering information scheme on<br>page 92. |  |  |  |
| 24-Jul-2008   | 9                     | First page modified: "Up to 2 x I <sup>2</sup> C interfaces" instead of "1 x I <sup>2</sup> C interface"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 23-Sep-2008   | 10                    | STM32F101xx devices with 32 Kbyte Flash memory capacity removed,<br>document updated accordingly.<br>Section 2.2: Full compatibility throughout the family on page 14 updated.<br>Notes modified in Table 4: Medium-density STM32F101xx pin definitions<br>on page 24.<br>Note 2 modified below Table 5: Voltage characteristics on page 32,<br>$ \Delta V_{DDx} $ min and $ \Delta V_{DDx} $ min removed.<br>Note 2 added to Table 8: General operating conditions on page 33.<br>Measurement conditions specified in Section 5.3.5: Supply current<br>characteristics on page 36.<br>I <sub>DD</sub> in standby mode at 85 °C modified in Table 15: Typical and maximum<br>current consumptions in Stop and Standby modes on page 39.<br>General input/output characteristics on page 55 modified.<br>Note added below Table 52: Ordering information scheme.<br>Section 7.1: Future family enhancements removed. Small text changes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |

| Table 53 | . Document | revision | history | (continued) |
|----------|------------|----------|---------|-------------|
|----------|------------|----------|---------|-------------|



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics – All rights reserved



DocID13586 Rev 17