



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 36MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                         |
| Peripherals                | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT                               |
| Number of I/O              | 51                                                                      |
| Program Memory Size        | 128KB (128K × 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 16К х 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                               |
| Data Converters            | A/D 16x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP                                                                 |
| Supplier Device Package    | 64-LQFP (10x10)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f101rbt6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F101x8 and STM32F101xB medium-density access line microcontrollers. For more details on the whole STMicroelectronics STM32F101xx family, please refer to *Section 2.2: Full compatibility throughout the family*.

The medium-density STM32F101xx datasheet should be read in conjunction with the low-, medium- and high-density STM32F10xxx reference manual. For information on programming, erasing and protection of the internal Flash memory please refer to the *STM32F10xxx Flash programming manual*. The reference and Flash programming manuals are both available from the STMicroelectronics website *www.st.com*.

For information on the Cortex<sup>®</sup> -M3 core please refer to the Cortex<sup>®</sup> -M3 Technical Reference Manual, available from the www.arm.com website.





#### STM32F101x8, STM32F101xB



1. When the HSI is used as a PLL clock input, the maximum system clock frequency that can be achieved is 36 MHz.

2. To have an ADC conversion time of 1  $\mu s,$  APB2 must be at 14 MHz or 28 MHz.



This hardware block provides flexible interrupt management features with minimal interrupt latency.

#### 2.3.6 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines.

#### 2.3.7 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-16 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).

Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 36 MHz. See *Figure 2* for details on the clock tree.

#### 2.3.8 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from User Flash
- Boot from System Memory
- Boot from embedded SRAM

The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. For further details please refer to AN2606.

#### 2.3.9 Power supply schemes

- V<sub>DD</sub> = 2.0 to 3.6 V: External power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins.
- $V_{SSA}$ ,  $V_{DDA} = 2.0$  to 3.6 V: External analog power supplies for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to  $V_{DDA}$  is 2.4 V when the ADC is used).  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$ , respectively.
- V<sub>BAT</sub> = 1.8 to 3.6 V: Power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

For more details on how to connect power pins, refer to *Figure 11: Power supply scheme*.

#### 2.3.10 Power supply supervisor

The device has an integrated power on reset (POR)/power down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$ , without the need for an external reset circuit.

DocID13586 Rev 17



### 2.3.13 DMA

The flexible 7-channel general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management avoiding the generation of interrupts when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI,  $I^2C$ , USART, general purpose timers TIMx and ADC.

### 2.3.14 RTC (real-time clock) and backup registers

The RTC and the backup registers are supplied through a switch that takes power either on  $V_{DD}$  supply when present or through the  $V_{BAT}$  pin. The backup registers are ten 16-bit registers used to store 20 bytes of user application data when  $V_{DD}$  power is not present.

The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low power RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural crystal deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

### 2.3.15 Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

### 2.3.16 Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.



#### 2.3.17 SysTick timer

This timer is dedicated for OS, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source

#### 2.3.18 General-purpose timers (TIMx)

There are three synchronizable general-purpose timers embedded in the STM32F101xx medium-density access line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture, output compare, PWM or one pulse mode output. This gives up to 12 input captures / output compares / PWMs on the largest packages.

The general-purpose timers can work together via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

### 2.3.19 I<sup>2</sup>C bus

Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes.

They support dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. They can be served by DMA and they support SM Bus 2.0/PM Bus.

#### 2.3.20 Universal synchronous/asynchronous receiver transmitter (USART)

The available USART interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, support IrDA SIR ENDEC, are ISO 7816 compliant and have LIN Master/Slave capability.

The USART interfaces can be served by the DMA controller.

### 2.3.21 Serial peripheral interface (SPI)

Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in fullduplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

Both SPIs can be served by the DMA controller.

### 2.3.22 GPIOs (general-purpose inputs/outputs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the



DocID13586 Rev 17

# 3 Pinouts and pin description



Figure 3. STM32F101xx medium-density access line LQFP100 pinout



|                                                    |                               |                                 |                   | Typ <sup>(1)</sup>                        | Typ <sup>(1)</sup>       |      |  |
|----------------------------------------------------|-------------------------------|---------------------------------|-------------------|-------------------------------------------|--------------------------|------|--|
| Symbol                                             | Parameter                     | Conditions                      | f <sub>HCLK</sub> | All peripherals<br>enabled <sup>(2)</sup> | All peripherals disabled | Unit |  |
|                                                    |                               |                                 | 36 MHz            | 7.6                                       | 3.1                      |      |  |
|                                                    |                               |                                 | 24 MHz            | 5.3                                       | 2.3                      |      |  |
|                                                    |                               |                                 | 16 MHz            | 3.8                                       | 1.8                      |      |  |
|                                                    |                               |                                 | 8 MHz             | 2.1                                       | 1.2                      |      |  |
| Supply<br>I <sub>DD</sub> current in<br>Sleep mode | External clock <sup>(3)</sup> | 4 MHz                           | 1.6               | 1.1                                       |                          |      |  |
|                                                    |                               | 2 MHz                           | 1.3               | 1                                         |                          |      |  |
|                                                    |                               | 1 MHz                           | 1.11              | 0.98                                      |                          |      |  |
|                                                    |                               |                                 |                   | 500 kHz                                   | 1.04                     | 0.96 |  |
|                                                    |                               | 125 kHz                         | 0.98              | 0.95                                      | m۸                       |      |  |
|                                                    | Sleep mode                    | Punning on High                 | 36 MHz            | 7                                         | 2.5                      | ШA   |  |
|                                                    |                               |                                 | 24 MHz            | 4.8                                       | 1.8                      |      |  |
|                                                    |                               |                                 | 16 MHz            | 3.2                                       | 1.2                      |      |  |
|                                                    |                               | Speed Internal RC               | 8 MHz             | 1.6                                       | 0.6                      |      |  |
|                                                    |                               | (HSI), AHB<br>prescaler used to | 4 MHz             | 1                                         | 0.5                      |      |  |
|                                                    |                               | reduce the                      | 2 MHz             | 0.72                                      | 0.47                     |      |  |
|                                                    |                               | frequency                       | 1 MHz             | 0.56                                      | 0.44                     |      |  |
|                                                    |                               |                                 | 500 kHz           | 0.49                                      | 0.42                     |      |  |
|                                                    |                               |                                 | 125 kHz           | 0.43                                      | 0.41                     |      |  |

| Table 17. Typical current consumption in Sleep mode, code running from Flash or |
|---------------------------------------------------------------------------------|
| RAM                                                                             |

1. Typical values are measures at T<sub>A</sub> = 25 °C, V<sub>DD</sub> = 3.3 V.

2. Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register).

3. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.

#### **On-chip peripheral current consumption**

The current consumption of the on-chip peripherals is given in *Table 18*. The MCU is placed under the following conditions:

- all I/O pins are in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load)
- all peripherals are disabled unless otherwise mentioned
- the given value is calculated by measuring the current consumption
  - with all peripherals clocked off
  - with only one peripheral clocked on
- ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 5.



| Symbol                              | Parameter                                                                                     | Conditions                                            | Min | Тур | Max | Unit |
|-------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| f <sub>OSC_IN</sub>                 | Oscillator frequency                                                                          | -                                                     | 4   | 8   | 16  | MHz  |
| R <sub>F</sub>                      | Feedback resistor                                                                             | -                                                     | -   | 200 | -   | kΩ   |
| С                                   | Recommended load capacitance versus equivalent serial resistance of the crystal $(R_S)^{(3)}$ | R <sub>S</sub> = 30 Ω                                 | -   | 30  | -   | pF   |
| i <sub>2</sub>                      | HSE driving current                                                                           | $V_{DD}$ = 3.3 V, $V_{IN}$ = $V_{SS}$ with 30 pF load | -   | -   | 1   | mA   |
| 9 <sub>m</sub>                      | Oscillator transconductance                                                                   | Startup                                               | 25  | -   | -   | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                                                                                  | V <sub>DD</sub> is stabilized                         | -   | 2   | -   | ms   |

 Table 21. HSE 4-16 MHz oscillator characteristics<sup>(1)(2)</sup>

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Based on characterization, not tested in production.

 The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions.

 t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 21*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website *www.st.com*.





1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 22*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization



| Symbol            | Paramotor             |                    | Unit |                    |      |
|-------------------|-----------------------|--------------------|------|--------------------|------|
| Symbol            | raidinetei            | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Onit |
| t <sub>LOCK</sub> | PLL lock time         | -                  | -    | 200                | μs   |
| Jitter            | Cycle-to-cycle jitter | -                  | -    | 300                | ps   |

Table 26. PLL characteristics (continued)

1. Based on device characterization, not tested in production.

2. Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by  $f_{PLL_OUT}$ .

#### 5.3.9 Memory characteristics

#### **Flash memory**

The characteristics are given at  $T_A = -40$  to 85 °C unless otherwise specified.

| Symbol             | Parameter               | Conditions                                                                            | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|--------------------|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | $T_A = -40$ to +85 °C                                                                 | 40                 | 52.5 | 70                 | μs   |
| t <sub>ERASE</sub> | Page (1 KB) erase time  | $T_A = -40$ to +85 °C                                                                 | 20                 | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | T <sub>A</sub> = -40 to +85 °C                                                        | 20                 | -    | 40                 | ms   |
|                    |                         | Read mode<br>f <sub>HCLK</sub> = 36 MHz with 1 wait<br>state, V <sub>DD</sub> = 3.3 V | -                  | -    | 20                 | mA   |
| I <sub>DD</sub>    | Supply current          | Write / Erase modes<br>f <sub>HCLK</sub> = 36 MHz, V <sub>DD</sub> = 3.3 V            | -                  | -    | 5                  | mA   |
|                    |                         | Power-down mode / Halt,<br>$V_{DD}$ = 3.0 to 3.6 V                                    | -                  | -    | 50                 | μA   |
| V <sub>prog</sub>  | Programming voltage     | -                                                                                     | 2                  | -    | 3.6                | V    |

| Table 27 | . Flash | memory | characteristics |
|----------|---------|--------|-----------------|
|----------|---------|--------|-----------------|

1. Guaranteed by design, not tested in production.

### 5.3.10 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (Electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- **FTB**: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.



#### **Output driving current**

The GPIOs (general-purpose inputs/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed V<sub>OL</sub>/V<sub>OH</sub>) except PC13, PC14 and PC15 which can sink or source up to +/-3mA. When using the GPIOs PC13 to PC15 in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 6*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 6*).

#### Output voltage levels

Unless otherwise specified, the parameters given in *Table 34* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*. All I/Os are CMOS and TTL compliant.

| Symbol                         | Parameter                                                                         | Conditions                              | Min                  | Max | Unit |
|--------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------|----------------------|-----|------|
| V <sub>OL</sub> <sup>(1)</sup> | Output Low level voltage for an I/O pin when 8 pins are sunk at the same time     | CMOS port <sup>(2)</sup> ,              | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output High level voltage for an I/O pin when 8 pins are sourced at the same time | $2.7 V < V_{DD} < 3.6 V$                | V <sub>DD</sub> -0.4 | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | TTL port <sup>(2)</sup>                 | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | $2.7 V < V_{DD} < 3.6 V$                | 2.4                  | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | I <sub>IO</sub> = +20 mA <sup>(4)</sup> | -                    | 1.3 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2.7 V < V <sub>DD</sub> < 3.6 V         | V <sub>DD</sub> -1.3 | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | I <sub>IO</sub> = +6 mA <sup>(4)</sup>  | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2 V < V <sub>DD</sub> < 2.7 V           | V <sub>DD</sub> -0.4 | -   | v    |

#### Table 34. Output voltage characteristics

1. The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 6* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 6 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>.

4. Based on characterization data, not tested in production.



#### **SPI** interface characteristics

Unless otherwise specified, the parameters given in *Table 40* are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

Refer to *Section 5.3.12: I/O current injection characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

| Symbol                                                                     | Parameter                           | Conditions                                            | Min                 | Мах                 | Unit |
|----------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------|---------------------|---------------------|------|
| f <sub>scк</sub>                                                           | SPI clock frequency                 |                                                       | 0                   | 18                  |      |
| 1/t <sub>c(SCK)</sub>                                                      | SFI Clock frequency                 | Slave mode                                            | 0                   | 18                  | MHz  |
| t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub>                                 | SPI clock rise and fall time        | Capacitive load: C = 30 pF                            |                     | 8                   |      |
| t <sub>su(NSS)</sub> <sup>(1)</sup>                                        | NSS setup time                      | Slave mode                                            | 4 t <sub>PCLK</sub> | -                   |      |
| t <sub>h(NSS)</sub> <sup>(1)</sup>                                         | NSS hold time                       | Slave mode                                            | 73                  | -                   |      |
| t <sub>w(SCKH)</sub> <sup>(1)</sup><br>t <sub>w(SCKL)</sub> <sup>(1)</sup> | SCK high and low time               | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | 50                  | 60                  |      |
| + (1)                                                                      | Data input setup time               | SPI1                                                  | 1                   | -                   |      |
| <sup>L</sup> su(MI)                                                        | Master mode                         | SPI2                                                  | 5                   | -                   |      |
| t <sub>su(SI)</sub> <sup>(1)</sup>                                         | Data input setup time<br>Slave mode | -                                                     | 1                   | -                   |      |
| + (1)                                                                      | Data input hold time                | SPI1                                                  | 1                   | -                   |      |
| <sup>ւ</sup> h(MI) `´                                                      | Master mode                         | SPI2                                                  | 5                   | -                   |      |
| t <sub>h(SI)</sub> <sup>(1)</sup>                                          | Data input hold time<br>Slave mode  | -                                                     | 3                   | -                   | ns   |
| t <sub>a(SO)</sub> <sup>(1)(2)</sup>                                       | Data output access time             | Slave mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4  | 0                   | 55                  |      |
| -()                                                                        |                                     | Slave mode, f <sub>PCLK</sub> = 24 MHz                | 0                   | 4 t <sub>PCLK</sub> |      |
| t <sub>dis(SO)</sub> <sup>(1)(3)</sup>                                     | Data output disable time            | Slave mode                                            | 10                  |                     |      |
| t <sub>v(SO)</sub> <sup>(1)</sup>                                          | Data output valid time              | Slave mode (after enable edge)                        | -                   | 25                  |      |
| t <sub>v(MO)</sub> <sup>(1)</sup>                                          | Data output valid time              | Master mode (after enable edge)                       | -                   | 3                   |      |
| t <sub>h(SO)</sub> <sup>(1)</sup>                                          |                                     | Slave mode (after enable edge)                        | 25                  | -                   |      |
| t <sub>h(MO)</sub> <sup>(1)</sup>                                          | Data output hold time               | Master mode (after enable edge)                       | 4                   | -                   |      |

| Table 40. SFI characteristics |
|-------------------------------|
|-------------------------------|

1. Based on characterization, not tested in production.

2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data.

3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z



## 6 Package characteristics

# 6.1 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

## 6.2 UFQFPN48 package information



Figure 37. UFQFPN48 7 x 7 mm, 0.5 mm pitch, package outline

- 1. Drawing is not to scale.
- 2. There is an exposed die pad on the underside of the QFPN package, this pad is not internally connected to the VSS or VDD power pads. It is recommended to connect it to VSS.
- 3. All leads/pads should also be soldered to the PCB to improve the lead solder joint life.



#### **Device Marking for UFQFPN48**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



| package mechanical data |             |       |       |                       |        |        |  |  |
|-------------------------|-------------|-------|-------|-----------------------|--------|--------|--|--|
| Symbol                  | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |  |
| Symbol                  | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |  |  |
| А                       | 0.800       | 0.900 | 1.000 | 0.0315                | 0.0354 | 0.0394 |  |  |
| A1                      | -           | 0.020 | 0.050 | -                     | 0.0008 | 0.0020 |  |  |
| A2                      | -           | 0.650 | 1.000 | -                     | 0.0256 | 0.0394 |  |  |
| A3                      | -           | 0.200 | -     | -                     | 0.0079 | -      |  |  |
| b                       | 0.180       | 0.230 | 0.300 | 0.0071                | 0.0091 | 0.0118 |  |  |
| D                       | 5.875       | 6.000 | 6.125 | 0.2313                | 0.2362 | 0.2411 |  |  |
| D2                      | 1.750       | 3.700 | 4.250 | 0.0689                | 0.1457 | 0.1673 |  |  |
| E                       | 5.875       | 6.000 | 6.125 | 0.2313                | 0.2362 | 0.2411 |  |  |
| E2                      | 1.750       | 3.700 | 4.250 | 0.0689                | 0.1457 | 0.1673 |  |  |
| е                       | 0.450       | 0.500 | 0.550 | 0.0177                | 0.0197 | 0.0217 |  |  |
| L                       | 0.350       | 0.550 | 0.750 | 0.0138                | 0.0217 | 0.0295 |  |  |
| К                       | 0.250       | -     | -     | 0.0098                | -      | -      |  |  |
| ddd                     | -           | -     | 0.080 | -                     | -      | 0.0031 |  |  |

### Table 47. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat

1. Values in inches are converted from mm and rounded to 4 decimal digits.





#### Figure 41. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint

1. Dimensions are expressed in millimeters.



## 6.4 LQFP100 package information

Figure 43. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline



1. Drawing is not to scale.

| mechanical data |        |             |        |                       |        |        |  |  |
|-----------------|--------|-------------|--------|-----------------------|--------|--------|--|--|
| Symbol          |        | millimeters |        | inches <sup>(1)</sup> |        |        |  |  |
| Symbol          | Min    | Тур         | Мах    | Min                   | Тур    | Max    |  |  |
| А               | -      | -           | 1.600  | -                     | -      | 0.0630 |  |  |
| A1              | 0.050  | -           | 0.150  | 0.0020                | -      | 0.0059 |  |  |
| A2              | 1.350  | 1.400       | 1.450  | 0.0531                | 0.0551 | 0.0571 |  |  |
| b               | 0.170  | 0.220       | 0.270  | 0.0067                | 0.0087 | 0.0106 |  |  |
| С               | 0.090  | -           | 0.200  | 0.0035                | -      | 0.0079 |  |  |
| D               | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |  |  |
| D1              | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |  |  |

Table 48. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data



| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
|        | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |  |
| А      | -           | -     | 1.600 | -                     | -      | 0.0630 |  |
| A1     | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |  |
| A2     | 1.350       | 1.400 | 1.450 | 0.0531                | 0.0551 | 0.0571 |  |
| b      | 0.170       | 0.220 | 0.270 | 0.0067                | 0.0087 | 0.0106 |  |
| с      | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |  |
| D      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |  |
| D1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |  |
| D3     | -           | 5.500 | -     | -                     | 0.2165 | -      |  |
| E      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |  |
| E1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |  |
| E3     | -           | 5.500 | -     | -                     | 0.2165 | -      |  |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |  |
| k      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |  |
| CCC    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

| Table 50. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package |
|-------------------------------------------------------------------|
| mechanical data                                                   |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact the nearest ST sales office.



# 8 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 06-Jun-2007 | 1        | First draft.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 20-Jul-07   | 2        | $\begin{split} & I_{\text{DD}} \text{ values modified in Table 11: Maximum current consumption in Run and Sleep modes (TA = 85 °C). \\ & V_{\text{BAT}} \text{ range modified in Power supply schemes.} \\ & V_{\text{REF+}} \text{ min value, } t_{\text{STAB}}, t_{\text{lat}} \text{ and } f_{\text{TRIG}} \text{ added to Table 41: ADC characteristics. Table 37: TIMx characteristics modified.} \\ & Note 6 \text{ modified and Note 8, Note 5 and Note 7 added below Table 4: Medium-density STM32F101xx pin definitions.} \\ & Figure 20: Low-speed external clock source AC timing diagram, \\ & Figure 11: Power supply scheme, Figure 28: Recommended NRST pin protection and Figure 29: I2C bus AC waveforms and measurement circuit(1) modified. \\ & Sample size modified and machine model removed in Electrostatic discharge (ESD). \\ & Number of parts modified and standard reference updated in Static latch-up. 25 °C and 85 °C conditions removed and class name modified in Table 31: Electrical sensitivities. \\ & t_{\text{SU(LSE)}} \text{ changed to } t_{\text{SU(LSE)}} \text{ in Table 21: HSE 4-16 MHz oscillator characteristics.} \\ & In Table 27: Flash memory characteristics, typical endurance added, data retention for T_A = 25 °C removed and data retention for T_A = 85 °C added. Note removed below Table 8: General operating conditions. \\ & V_{\text{BG}} \text{ changed to V_{\text{REFINT}} \text{ in Table 11: Embedded internal reference voltage. } I_{\text{DD}} \text{ max values added to Table 23: HSI oscillator characteristics.} \\ & R_{\text{PU}} \text{ and max values added to Table 23: HO static characteristics. \\ & R_{\text{PU}} \text{ min and max values added to Table 33: I/O static characteristics. \\ & R_{\text{PD}} \text{ min and max values added to Table 36: NRST pin characteristics (two notes removed). \\ & Datasheet title corrected. USB characteristics section removed. \\ & Features on page 1 list optimized. Small text changes. \\ & \text{Consumption} \text{ removed} \text{ optimized. Small text changes.} \\ & \text{Consumption} \text{ removed} \text{ removed} \text{ removed}. \\ & \text{Consumption} \text{ removed} \text{ removed} \text{ removed}. \\ & \text{Consumption} \text{ removed} \text{ removed}  removed$ |  |  |

| Table 53. Document | revision | history |
|--------------------|----------|---------|
|--------------------|----------|---------|



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|             |          | Document status promoted from preliminary data to datasheet. Small text                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|             |          | STM32E101CB part number corrected in Table 1: Device summary                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|             | 4        | Number of communication peripherals corrected for STM32F101Tx in<br>Table 2: Device features and peripheral counts (STM32F101xx medium-<br>density access line) and Number of GPIOs corrected for LQFP package.                                                                                                                                                                                                                                        |  |  |  |
|             |          | Power supply schemes on page 16 modified.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|             |          | Main function and default alternate function modified for PC14 and PC1<br>in <i>Table 4: Medium-density STM32F101xx pin definitions</i> , <i>Note 6</i> addec<br>Remap column added.                                                                                                                                                                                                                                                                   |  |  |  |
|             |          | <i>Figure 11: Power supply scheme</i> modified. V <sub>DD</sub> – V <sub>SS</sub> ratings modified and <i>Note 1</i> modified in <i>Table 5: Voltage characteristics. Note 1</i> modified in <i>Table 6: Current characteristics.</i>                                                                                                                                                                                                                  |  |  |  |
|             |          | Note 2 added in Table 10: Embedded reset and power control block characteristics.                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|             |          | 48 and 72 MHz frequencies removed from <i>Table 12</i> , <i>Table 13</i> and <i>Table 14</i> . MCU 's operating conditions modified in <i>Typical current</i> consumption on page 42                                                                                                                                                                                                                                                                   |  |  |  |
|             |          | I <sub>DD_VBAT</sub> typical value at 2.4 V modified and I <sub>DD_VBAT</sub> maximum value<br>added in <i>Table 15: Typical and maximum current consumptions in Stop</i><br><i>and Standby modes.</i> Note added in <i>Table 16 on page 42</i> and <i>Table 17 on</i><br><i>page 43. Table 18: Peripheral current consumption</i> modified.                                                                                                           |  |  |  |
| 22-Nov-2007 |          | Figure 17: Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at VDD = 3.3 V and 3.6 V added.                                                                                                                                                                                                                                                                                                                |  |  |  |
|             |          | Note removed below Figure 30: SPI timing diagram - slave mode and CPHA = 0. Note added below Figure 31: SPI timing diagram - slave mode and CPHA = $1(1)$ .                                                                                                                                                                                                                                                                                            |  |  |  |
|             |          | <i>Figure 34: Typical connection diagram using the ADC</i> modified.<br>t <sub>SU(HSE)</sub> and t <sub>SU(LSE)</sub> conditions modified in <i>Table 21</i> and <i>Table 22</i> , respectively. Maximum values removed from <i>Table 25: Low-power mode wakeup timings</i> . t <sub>RET</sub> conditions modified in <i>Table 27: Flash memory characteristics</i> . Conditions modified in <i>Table 28: EMS characteristics</i> .                    |  |  |  |
|             |          | Impedance size specified in <i>A.4: Voltage glitch on ADC input 0 on page 71</i> . Small text changes in <i>Table 34: Output voltage characteristics</i> .                                                                                                                                                                                                                                                                                             |  |  |  |
|             |          | Section 5.3.11: Absolute maximum ratings (electrical sensitivity) updated.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|             |          | Details on unused pins removed from <i>General input/output characteristics on page 55</i> .                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|             |          | Table 40: SPI characteristics updated. Notes added and $I_{lkg}$ removed in Table 41: ADC characteristics. Note added in Table 42 and Table 45. Note 3 and Note 2 added below Table 43: ADC accuracy - limited test conditions. Avg_Slope and V <sub>25</sub> modified in Table 45: TS characteristics. $\Theta_{JA}$ value for VFQFPN36 package added in Table 51: Package thermal characteristics. I2C interface characteristics on page 62 modified |  |  |  |
|             |          | Order codes replaced by Section 7: Ordering information scheme.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |

| Table 53 | . Document | revision | history | (continued) |
|----------|------------|----------|---------|-------------|
|----------|------------|----------|---------|-------------|



