



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Detuils                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 24                                                                         |
| Program Memory Size        | 8KB (4K x 16)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f23k20-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## FIGURE 2-1: 28-PIN SDIP, SSOP AND SOIC PIN DIAGRAMS











## 2.3 Memory Maps

For the PIC18FX3K20 devices, the code memory space extends from 0000h to 01FFFh (8 Kbytes) in two 4-Kbyte blocks. Addresses 0000h through 01FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

## TABLE 2-2:IMPLEMENTATION OF CODE<br/>MEMORY

| Device      | Code Memory Size (Bytes) |
|-------------|--------------------------|
| PIC18F23K20 |                          |
| PIC18F43K20 | 000000h-001FFFh (8K)     |



For PIC18FX4K20 devices, the code memory space extends from 000000h to 003FFFh (16 Kbytes) in two 8-Kbyte blocks. Addresses 000000h through 0007FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

## TABLE 2-3:IMPLEMENTATION OF CODE<br/>MEMORY

| Device      | Code Memory Size (Bytes) |  |
|-------------|--------------------------|--|
| PIC18F24K20 | 000000h 002EEEh (16K)    |  |
| PIC18F44K20 | - 000000h-003FFFh (16K)  |  |



## 2.4 High-Level Overview of the Programming Process

Figure 2-11 shows the high-level overview of the programming process. First, a Bulk Erase is performed. Next, the code memory, ID locations and data EEPROM are programmed. These memories are then verified to ensure that programming was successful. If no errors are detected, the Configuration bits are then programmed and verified.

### FIGURE 2-11: HIGH-LEVEL PROGRAMMING FLOW



## 2.5 Entering and Exiting High-Voltage ICSP Program/Verify Mode

As shown in Figure 2-12, the High-Voltage ICSP Program/Verify mode is entered by holding PGC and PGD low and then raising MCLR/VPP/RE3 to VIHH (high voltage). Once in this mode, the code memory, data EEPROM, ID locations and Configuration bits can be accessed and programmed in serial fashion. Figure 2-13 shows the exit sequence.

The sequence that enters the device into the Program/ Verify mode places all unused I/Os in the high-impedance state.

#### FIGURE 2-12: ENTERING HIGH-VOLTAGE PROGRAM/VERIFY MODE



## FIGURE 2-13:

### EXITING HIGH-VOLTAGE PROGRAM/VERIFY MODE





## 3.1.2 LOW-VOLTAGE ICSP BULK ERASE

When using low-voltage ICSP, the part must be supplied by the voltage specified in parameter D111 if a Bulk Erase is to be executed. All other Bulk Erase details as described above apply.

If it is determined that a program memory erase must be performed at a supply voltage below the Bulk Erase limit, refer to the erase methodology described in Section 3.1.3 "ICSP Row Erase" and Section 3.2.1 "Modifying Code Memory".

If it is determined that a data EEPROM erase must be performed at a supply voltage below the Bulk Erase limit, follow the methodology described in **Section 3.3** "**Data EEPROM Programming**" and write '1's to the array.

## 3.1.3 ICSP ROW ERASE

Regardless of whether high or low-voltage ICSP is used, it is possible to erase one row (64 bytes of data), provided the block is not code or write-protected. Rows are located at static boundaries beginning at program memory address 000000h, extending to the internal program memory limit (see **Section 2.3 "Memory Maps"**).

The Row Erase duration is self-timed. After the WR bit in EECON1 is set, two NOPs are issued. Erase starts upon the 4th PGC of the second NOP. It ends when the WR bit is cleared by hardware.

The code sequence to Row Erase a PIC18F2XK20/ 4XK20 device is shown in Table 3-3. The flowchart shown in Figure 3-3 depicts the logic necessary to completely erase a PIC18F2XK20/4XK20 device. The timing diagram for Row Erase is identical to the data EEPROM write timing shown in Figure 3-7.

**Note:** The TBLPTR register can point at any byte within the row intended for erase.

| 4-bit<br>CommandData PayloadStep 1: Direct access to code memory and enable writes.00008E A600009C A600009C A6000084 A6000085FStep 2: Point to First row in code memory.                                           | Core Instruction                     |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|
| 0000         8E A6         BSF         EECON1, EEPGD           0000         9C A6         BCF         EECON1, CFGS           0000         84 A6         BSF         EECON1, WREN                                   |                                      |  |
| 00009C A6BCFEECON1, CFGS000084 A6BSFEECON1, WREN                                                                                                                                                                   |                                      |  |
| Step 2: Point to first row in code memory.                                                                                                                                                                         |                                      |  |
|                                                                                                                                                                                                                    |                                      |  |
| 0000         6A F8         CLRF         TBLPTRU           0000         6A F7         CLRF         TBLPTRH           0000         6A F6         CLRF         TBLPTRL                                                |                                      |  |
| Step 3: Enable erase and erase single row.                                                                                                                                                                         |                                      |  |
| 0000         88 A6         BSF         EECON1, FREE           0000         82 A6         BSF         EECON1, WR           0000         00 00         NOP           0000         00 00         NOP                  | on the 4th clock of this instruction |  |
| Step 4: Poll WR bit. Repeat until bit is clear.                                                                                                                                                                    |                                      |  |
| 0000         50 A6         MOVF EECON1, W, 0           0000         6E F5         MOVWF TABLAT           0000         00 00         NOP           0010 <msb><lsb>         Shift out data<sup>(1)</sup></lsb></msb> |                                      |  |
| Step 5: Hold PGC low for time P10.                                                                                                                                                                                 |                                      |  |
| Step 6: Repeat step 3 with Address Pointer incremented by 64 until all rows are erased.                                                                                                                            |                                      |  |
| Step 7: Disable writes.                                                                                                                                                                                            |                                      |  |
| 0000 94 A6 BCF EECON1, WREN                                                                                                                                                                                        |                                      |  |

| TABLE 3-3: ERASE CODE MEMORY CODE SEQUENC |
|-------------------------------------------|
|-------------------------------------------|

**Note 1:** See Figure 4-4 for details on shift out data timing.

## 3.5 Boot Block Programming

The code sequence detailed in Table 3-5 should be used, except that the address used in "Step 2" will be in the range of 000000h to 0007FFh.

## 3.6 Configuration Bits Programming

Unlike code memory, the Configuration bits are programmed a byte at a time. The Table Write, Begin Programming 4-bit command ('1111') is used, but only 8 bits of the following 16-bit payload will be written. The LSB of the payload will be written to even addresses and the MSB will be written to odd addresses. The code sequence to program two consecutive configuration locations is shown in Table 3-9. See Figure 3-5 for the timing diagram.

Note: The address must be explicitly written for each byte programmed. The addresses can not be incremented in this mode.

## TABLE 3-9: SET ADDRESS POINTER TO CONFIGURATION LOCATION

| 4-bit<br>Command  | Data Payload                                                                                       | Core Instruction                                       |  |
|-------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| Step 1: Direct a  | Step 1: Direct access to config memory.                                                            |                                                        |  |
| 0000              | 8E A6                                                                                              | BSF EECON1, EEPGD                                      |  |
| 0000              | 8C A6                                                                                              | BSF EECON1, CFGS                                       |  |
| 0000              | 84 A6                                                                                              | BSF EECON1, WREN                                       |  |
| Step 2(1): Set Ta | Step 2 <sup>(1)</sup> : Set Table Pointer for config byte to be written. Write even/odd addresses. |                                                        |  |
| 0000              | 0E 30                                                                                              | MOVLW 30h                                              |  |
| 0000              | 6E F8                                                                                              | MOVWF TBLPTRU                                          |  |
| 0000              | 0E 00                                                                                              | MOVLW 00h                                              |  |
| 0000              | 6E F7                                                                                              | MOVWF TBLPRTH                                          |  |
| 0000              | 0E 00                                                                                              | MOVLW 00h                                              |  |
| 0000              | 6E F6                                                                                              | MOVWF TBLPTRL                                          |  |
| 1111              | <msb ignored=""><lsb></lsb></msb>                                                                  | Load 2 bytes and start programming.                    |  |
| 0000              | 00 00                                                                                              | NOP - hold PGC high for time P9 and low for time P10.  |  |
| 0000              | 0E 01                                                                                              | MOVLW 01h                                              |  |
| 0000              | 6E F6                                                                                              | MOVWF TBLPTRL                                          |  |
| 1111              | <msb><lsb ignored=""></lsb></msb>                                                                  | Load 2 bytes and start programming.                    |  |
| 0000              | 00 00                                                                                              | NOP - hold PGC high for time P9A and low for time P10. |  |

**Note 1:** Enabling the write protection of Configuration bits (WRTC = 0 in CONFIG6H) will prevent further writing of Configuration bits. Always write all the Configuration bits before enabling the write protection for Configuration bits.

#### FIGURE 3-8: CONFIGURATION PROGRAMMING FLOW



## 4.0 READING THE DEVICE

## 4.1 Read Code Memory, ID Locations and Configuration Bits

Code memory is accessed one byte at a time via the 4-bit command, '1001' (table read, post-increment). The contents of memory pointed to by the Table Pointer (TBLPTRU:TBLPTRH:TBLPTRL) are serially output on PGD.

The 4-bit command is shifted in LSb first. The read is executed during the next 8 clocks, then shifted out on PGD during the last 8 clocks, LSb to MSb. A delay of P6 must be introduced after the falling edge of the 8th

| TABLE 4-1: | READ CODE MEMORY SEQUENCE |
|------------|---------------------------|
|------------|---------------------------|

PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-1). This operation also increments the Table Pointer by one, pointing to the next byte in code memory for the next read.

This technique will work to read any memory in the 000000h to 3FFFFFh address space, so it also applies to the reading of the ID and Configuration registers.

**Note:** When table read protection is enabled, the first read access to a protected block should be discarded and the read repeated to retrieve valid data. Subsequent reads of the same block can be performed normally.

| 4-bit<br>Command                                          | Data Payload                   | Core Instruction                |
|-----------------------------------------------------------|--------------------------------|---------------------------------|
| Step 1: Set Tabl                                          | le Pointer                     |                                 |
| 0000                                                      | 0E <addr[21:16]></addr[21:16]> | MOVLW Addr[21:16]               |
| 0000                                                      | 6E F8                          | MOVWF TBLPTRU                   |
| 0000                                                      | 0E <addr[15:8]></addr[15:8]>   | MOVLW <addr[15:8]></addr[15:8]> |
| 0000                                                      | 6E F7                          | MOVWF TBLPTRH                   |
| 0000                                                      | 0E <addr[7:0]></addr[7:0]>     | MOVLW <addr[7:0]></addr[7:0]>   |
| 0000                                                      | 6E F6                          | MOVWF TBLPTRL                   |
| Step 2: Read memory and then shift out on PGD, LSb to MSb |                                |                                 |
| 1001                                                      | 00 00                          | TBLRD *+                        |

FIGURE 4-1: TABLE READ POST-INCREMENT INSTRUCTION TIMING DIAGRAM (1001)



#### 4.2 Verify Code Memory and ID Locations

The verify step involves reading back the code memory space and comparing it against the copy held in the programmer's buffer. Memory reads occur a single byte at a time, so two bytes must be read to compare against the word in the programmer's buffer. Refer to Section 4.1 "Read Code Memory, ID Locations and Configuration Bits" for implementation details of reading code memory.

The Table Pointer must be manually set to 200000h (base address of the ID locations) once the code memory has been verified. The post-increment feature of the table read 4-bit command can not be used to increment the Table Pointer beyond the code memory space. In a 64-Kbyte device, for example, a post-increment read of address FFFFh will wrap the Table Pointer back to 000000h, rather than point to unimplemented address 010000h.



## 4.3 Verify Configuration Bits

A configuration address may be read and output on PGD via the 4-bit command, '1001'. Configuration data is read and written in a byte-wise fashion, so it is not necessary to merge two bytes into a word prior to a compare. The result may then be immediately compared to the appropriate configuration data in the programmer's memory for verification. Refer to **Section 4.1 "Read Code Memory, ID Locations and Configuration Bits"** for implementation details of reading configuration data.

## 4.4 Read Data EEPROM Memory

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is read by loading EEADRH:EEADR with the desired memory location and initiating a memory read by appropriately configuring the EECON1 register. The data will be loaded into EEDATA, where it may be serially output on PGD via the 4-bit command, '0010' (Shift Out Data Holding register). A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-4).

The command sequence to read a single byte of data is shown in Table 4-2.

| 4-bit<br>Command             | Data Payload                                                | Core Instruction                                                               |  |
|------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|--|
| Step 1: Direct acc           | ess to data EEPROM.                                         |                                                                                |  |
| 0000                         | 9E A6<br>9C A6                                              | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                                          |  |
| Step 2: Set the da           | ata EEPROM Address Point                                    | er.                                                                            |  |
| 0000<br>0000<br>0000<br>0000 | 0E <addr><br/>6E A9<br/>OE <addrh><br/>6E AA</addrh></addr> | MOVLW <addr><br/>MOVWF EEADR<br/>MOVLW <addrh><br/>MOVWF EEADRH</addrh></addr> |  |
| Step 3: Initiate a r         | Step 3: Initiate a memory read.                             |                                                                                |  |
| 0000                         | 80 A6                                                       | BSF EECON1, RD                                                                 |  |
| Step 4: Load data            | Step 4: Load data into the Serial Data Holding register.    |                                                                                |  |
| 0000<br>0000<br>0000<br>0010 | 50 A8<br>6E F5<br>00 00<br><msb><lsb></lsb></msb>           | MOVF EEDATA, W, O<br>MOVWF TABLAT<br>NOP<br>Shift Out Data <sup>(1)</sup>      |  |

## TABLE 4-2: READ DATA EEPROM MEMORY

**Note 1:** The <LSB> is undefined. The <MSB> is the data.

## FIGURE 4-3: READ DATA EEPROM FLOW







## 4.5 Verify Data EEPROM

A data EEPROM address may be read via a sequence of core instructions (4-bit command, '0000') and then output on PGD via the 4-bit command, '0010' (TABLAT register). The result may then be immediately compared to the appropriate data in the programmer's memory for verification. Refer to **Section 4.4 "Read Data EEPROM Memory"** for implementation details of reading data EEPROM.

## 4.6 Blank Check

The term "Blank Check" means to verify that the device has no programmed memory cells. All memories must be verified: code memory, data EEPROM, ID locations and Configuration bits. The device ID registers (3FFFFEh:3FFFFFh) should be ignored.

A "blank" or "erased" memory cell will read as a '1'. Therefore, Blank Checking a device merely means to verify that all bytes read as FFh except the Configuration bits. Unused (reserved) Configuration bits will read '0' (programmed). Refer to Table 5-1 for blank configuration expect data for the various PIC18F2XK20/ 4XK20 devices.

Given that Blank Checking is merely code and data EEPROM verification with FFh expect data, refer to Section 4.4 "Read Data EEPROM Memory" and Section 4.2 "Verify Code Memory and ID Locations" for implementation details.





### TABLE 5-2: DEVICE ID VALUE

| Device      | Device ID Value |           |
|-------------|-----------------|-----------|
|             | DEVID2          | DEVID1    |
| PIC18F23K20 | 20h             | 111x xxxx |
| PIC18F24K20 | 20h             | 101x xxxx |
| PIC18F25K20 | 20h             | 011x xxxx |
| PIC18F26K20 | 20h             | 001x xxxx |
| PIC18F43K20 | 20h             | 110x xxxx |
| PIC18F44K20 | 20h             | 100x xxxx |
| PIC18F45K20 | 20h             | 010x xxxx |
| PIC18F46K20 | 20h             | 000x xxxx |

**Note:** The 'x's in DEVID1 contain the device revision code.

 $\ensuremath{\textcircled{}^\circ}$  2009 Microchip Technology Inc.

| TABLE 5-5. | BLE 5-3: PIC18F2XK20/4XK20 BIT DESCRIPTIONS |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Name   | Configuration<br>Words                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| IESO       | CONFIG1H                                    | Internal External Switchover bit<br>1 = Internal External Switchover mode enabled<br>0 = Internal External Switchover mode disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| FCMEN      | CONFIG1H                                    | Fail-Safe Clock Monitor Enable bit<br>1 = Fail-Safe Clock Monitor enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|            |                                             | 0 = Fail-Safe Clock Monitor disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| FOSC<3:0>  | CONFIG1H                                    | Oscillator Selection bits<br>11xx = External RC oscillator, CLKOUT function on RA6<br>101x = External RC oscillator, CLKOUT function on RA6<br>1001 = HFINTOSC, CLKOUT function on RA6, port function on RA7<br>1000 = HFINTOSC, port function on RA6, port function on RA7<br>0111 = External RC oscillator, port function on RA6<br>0110 = HS oscillator, PLL enabled (clock frequency = 4 x FOSC1)<br>0101 = EC oscillator, port function on RA6<br>0100 = EC oscillator, CLKOUT function on RA6<br>0011 = External RC oscillator, CLKOUT function on RA6<br>0011 = External RC oscillator, CLKOUT function on RA6<br>0010 = HS oscillator<br>0011 = XT oscillator |  |
| BORV<1:0>  | CONFIG2L                                    | Brown-out Reset Voltage bits<br>11 = VBOR set to 1.8V<br>10 = VBOR set to 2.2V<br>01 = VBOR set to 2.7V<br>00 = VBOR set to 3.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| BOREN<1:0> | CONFIG2L                                    | <ul> <li>Brown-out Reset Enable bits</li> <li>11 = Brown-out Reset enabled in hardware only (SBOREN is disabled)</li> <li>10 = Brown-out Reset enabled in hardware only and disabled in Sleep mode (SBOREN is disabled)</li> <li>01 = Brown-out Reset enabled and controlled by software (SBOREN is enabled)</li> <li>00 = Brown-out Reset disabled in hardware and software</li> </ul>                                                                                                                                                                                                                                                                               |  |
| PWRTEN     | CONFIG2L                                    | Power-up Timer Enable bit<br>1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| WDPS<3:0>  | CONFIG2H                                    | Watchdog Timer Postscaler Select bits<br>1111 = 1:32,768<br>1110 = 1:16,384<br>1101 = 1:8,192<br>1100 = 1:4,096<br>1011 = 1:2,048<br>1010 = 1:1,024<br>1001 = 1:512<br>1000 = 1:256<br>0111 = 1:128<br>0110 = 1:64<br>0101 = 1:32<br>0100 = 1:16<br>0011 = 1:2<br>0001 = 1:2<br>0000 = 1:1                                                                                                                                                                                                                                                                                                                                                                            |  |

## TABLE 5-3:PIC18F2XK20/4XK20 BIT DESCRIPTIONS

| Bit Name | Configuration<br>Words | Description                                                                                                               |
|----------|------------------------|---------------------------------------------------------------------------------------------------------------------------|
| WDTEN    | CONFIG2H               | Watchdog Timer Enable bit                                                                                                 |
|          |                        | 1 = WDT enabled                                                                                                           |
|          |                        | 0 = WDT disabled (control is placed on SWDTEN bit)                                                                        |
| MCLRE    | CONFIG3H               | MCLR Pin Enable bit                                                                                                       |
|          |                        | 1 = MCLR pin enabled, RE3 input pin disabled                                                                              |
|          |                        | 0 = RE3 input pin enabled, MCLR pin disabled                                                                              |
| HFOFST   | CONFIG3H               | HFINTOSC Fast Start                                                                                                       |
|          |                        | 1 = HFINTOSC output is not delayed                                                                                        |
|          |                        | 0 = HFINTOSC output is delayed until oscillator is stable (IOFS = 1)                                                      |
| LPT1OSC  | CONFIG3H               | Low-Power Timer1 Oscillator Enable bit                                                                                    |
|          |                        | 1 = Timer1 configured for low-power operation                                                                             |
|          |                        | 0 = Timer1 configured for higher power operation                                                                          |
| PBADEN   | CONFIG3H               | PORTB A/D Enable bit                                                                                                      |
|          |                        | 1 = PORTB A/D<4:0> pins are configured as analog input channels on Reset                                                  |
|          |                        | 0 = PORTB A/D<4:0> pins are configured as digital I/O on Reset                                                            |
| CCP2MX   | CONFIG3H               | CCP2 MUX bit                                                                                                              |
|          |                        | <ul> <li>1 = CCP2 input/output is multiplexed with RC1</li> <li>0 = CCP2 input/output is multiplexed with RB3</li> </ul>  |
| DEBUG    | CONFIG4L               | Background Debugger Enable bit                                                                                            |
| DEBUG    | CONFIG4L               | 1 = Background debugger disabled, RB6 and RB7 configured as general                                                       |
|          |                        | purpose I/O pins                                                                                                          |
|          |                        | 0 = Background debugger enabled, RB6 and RB7 are dedicated to In-Circuit                                                  |
|          |                        | Debug                                                                                                                     |
| XINST    | CONFIG4L               | Extended Instruction Set Enable bit                                                                                       |
|          |                        | 1 = Instruction set extension and Indexed Addressing mode enabled                                                         |
|          |                        | 0 = Instruction set extension and Indexed Addressing mode disabled                                                        |
|          |                        | (Legacy mode)                                                                                                             |
| LVP      | CONFIG4L               | Low-Voltage Programming Enable bit                                                                                        |
|          |                        | 1 = Low-Voltage Programming enabled, RB5 is the PGM pin                                                                   |
|          |                        | 0 = Low-Voltage Programming disabled, RB5 is an I/O pin                                                                   |
| STVREN   | CONFIG4L               | Stack Overflow/Underflow Reset Enable bit                                                                                 |
|          |                        | <ul> <li>1 = Reset on stack overflow/underflow enabled</li> <li>0 = Reset on stack overflow/underflow disabled</li> </ul> |
|          |                        |                                                                                                                           |

## TABLE 5-3: PIC18F2XK20/4XK20 BIT DESCRIPTIONS (CONTINUED)

| TABLE 5-3: FIC 18F2XR20/4XR20 BIT DESCRIPTIONS (CONTINUED)  |                        |                                                                                                                                                                              |  |  |  |
|-------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit Name                                                    | Configuration<br>Words | Description                                                                                                                                                                  |  |  |  |
| EBTR3                                                       | CONFIG7L               | Table Read Protection bit (Block 3 code memory area)                                                                                                                         |  |  |  |
|                                                             |                        | <ul> <li>1 = Block 3 is not protected from table reads executed in other blocks</li> <li>0 = Block 3 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |
| EBTR2 CONFIG7L Table Read Protection bit (Block 2 code merr |                        | Table Read Protection bit (Block 2 code memory area)                                                                                                                         |  |  |  |
|                                                             |                        | <ul> <li>1 = Block 2 is not protected from table reads executed in other blocks</li> <li>0 = Block 2 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |
| EBTR1                                                       | CONFIG7L               | Table Read Protection bit (Block 1 code memory area)                                                                                                                         |  |  |  |
|                                                             |                        | <ul> <li>1 = Block 1 is not protected from table reads executed in other blocks</li> <li>0 = Block 1 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |
| EBTR0                                                       | CONFIG7L               | Table Read Protection bit (Block 0 code memory area)                                                                                                                         |  |  |  |
|                                                             |                        | <ul> <li>1 = Block 0 is not protected from table reads executed in other blocks</li> <li>0 = Block 0 is protected from table reads executed in other blocks</li> </ul>       |  |  |  |
| EBTRB CONFIG7H Table Read Protection                        |                        | Table Read Protection bit (Boot Block memory area)                                                                                                                           |  |  |  |
|                                                             |                        | <ul> <li>1 = Boot Block is not protected from table reads executed in other blocks</li> <li>0 = Boot Block is protected from table reads executed in other blocks</li> </ul> |  |  |  |
| DEV<10:3>                                                   | DEVID2                 | Device ID bits                                                                                                                                                               |  |  |  |
|                                                             |                        | These bits are used with the DEV<2:0> bits in the DEVID1 register to identify part number.                                                                                   |  |  |  |
| DEV<2:0>                                                    | DEVID1                 | Device ID bits                                                                                                                                                               |  |  |  |
|                                                             |                        | These bits are used with the DEV<10:3> bits in the DEVID2 register to identify part number.                                                                                  |  |  |  |
| REV<4:0>                                                    | DEVID1                 | Revision ID bits                                                                                                                                                             |  |  |  |
|                                                             |                        | These bits are used to indicate the revision of the device.                                                                                                                  |  |  |  |

### TABLE 5-3: PIC18F2XK20/4XK20 BIT DESCRIPTIONS (CONTINUED)

.

| Device Code-<br>Protect |                                                                                                                                                                                                                                                                         | Checksum                                                                                                                                                                                                                                                                                                      |       | 0xAA at 0<br>and Max<br>Address |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------|
| PIC18FX3K20             | None                                                                                                                                                                                                                                                                    | SUM[0000:01FF]+SUM[0200:0FFF]+SUM[1000:1FFF]+<br>(CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h) | E33Eh | E294h                           |
|                         | Boot<br>Block                                                                                                                                                                                                                                                           | SUM[0200:0FFF]+SUM[1000:1FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 03h)+(CONFIG5H & C0h)+<br>(CONFIG6L & 03h)+(CONFIG6H & E0h)+(CONFIG7L & 03h)+<br>(CONFIG7H & 40h)+SUM_ID         | E520h | E4C6h                           |
|                         | Boot/<br>Block 0                                                                                                                                                                                                                                                        | SUM[1000:1FFF]+(CONFIG1L & 00h)+(CONFIG1H & CFh)+<br>(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+(CONFIG3L & 00h)+<br>(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+(CONFIG4H & 00h)+<br>(CONFIG5L & 03h)+(CONFIG5H & C0h)+(CONFIG6L & 03h)+<br>(CONFIG6H & E0h)+(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                            | F31Fh | F2C5h                           |
|                         | All                                                                                                                                                                                                                                                                     | (CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                                           | 031Dh | 0318h                           |
|                         | None                                                                                                                                                                                                                                                                    | SUM[0000:07FF]+SUM[0800:1FFF]+SUM[2000:3FFF]+<br>(CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h) | C33Eh | C294h                           |
| PIC18FX4K20             | Boot<br>Block                                                                                                                                                                                                                                                           | SUM[0800:1FFF]+SUM[2000:3FFF]+(CONFIG1L & 00h)+<br>(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+<br>(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+<br>(CONFIG4H & 00h)+(CONFIG5L & 03h)+(CONFIG5H & C0h)+<br>(CONFIG6L & 03h)+(CONFIG6H & E0h)+(CONFIG7L & 03h)+<br>(CONFIG7H & 40h)+SUM_ID         | CB1Eh | CAC4h                           |
|                         | Boot/<br>Block 0                                                                                                                                                                                                                                                        | SUM[2000:3FFF]+(CONFIG1L & 00h)+(CONFIG1H & CFh)+<br>(CONFIG2L & 1Fh)+(CONFIG2H & 1F)+(CONFIG3L & 00h)+<br>(CONFIG3H & 8Fh)+(CONFIG4L & C5h)+(CONFIG4H & 00h)+<br>(CONFIG5L & 03h)+(CONFIG5H & C0h)+(CONFIG6L & 03h)+<br>(CONFIG6H & E0h)+(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID                            | E31Dh | E2C3h                           |
|                         | All (CONFIG1L & 00h)+(CONFIG1H & CFh)+(CONFIG2L & 1Fh)+<br>(CONFIG2H & 1F)+(CONFIG3L & 00h)+(CONFIG3H & 8Fh)+<br>(CONFIG4L & C5h)+(CONFIG4H & 00h)+(CONFIG5L & 03h)+<br>(CONFIG5H & C0h)+(CONFIG6L & 03h)+(CONFIG6H & E0h)+<br>(CONFIG7L & 03h)+(CONFIG7H & 40h)+SUM_ID |                                                                                                                                                                                                                                                                                                               | 031Bh | 0316h                           |
| SUN                     | NFIGx = 0<br>/[a:b] = 3<br>/_ID = 1                                                                                                                                                                                                                                     | <u>Description</u><br>Configuration Word<br>Sum of locations, a to b inclusive<br>Byte-wise sum of lower four bits of all customer ID locations<br>Addition                                                                                                                                                   |       |                                 |

+ = Addition & = Bit-wise AND

## 6.0 AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/ VERIFY TEST MODE (CONTINUED)

|              | Standard Operating Conditions<br>Operating Temperature: 25°C is recommended |                                                                             |      |      |       |            |  |  |  |  |
|--------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|-------|------------|--|--|--|--|
| Param<br>No. | Sym.                                                                        | Characteristic                                                              | Min. | Max. | Units | Conditions |  |  |  |  |
| P12          | THLD2                                                                       | Input Data Hold Time from MCLR/VPP/RE3 ↑                                    | 2    | —    | μS    |            |  |  |  |  |
| P13          | TSET2                                                                       | VDD ↑ Setup Time to MCLR/VPP/RE3 ↑                                          | 100  | —    | ns    |            |  |  |  |  |
| P14          | TVALID                                                                      | Data Out Valid from PGC $\uparrow$                                          | 10   | —    | ns    |            |  |  |  |  |
| P15          | TSET3                                                                       | PGM <sup>↑</sup> Setup Time to MCLR/VPP/RE3 <sup>↑</sup>                    | 2    | —    | μS    |            |  |  |  |  |
| P16          | TDLY8                                                                       | Delay between Last PGC $\downarrow$ and $\overline{MCLR}/VPP/RE3\downarrow$ | 0    | —    | S     |            |  |  |  |  |
| P17          | Thld3                                                                       | MCLR/VPP/RE3 ↓ to VDD ↓                                                     | —    | 100  | ns    |            |  |  |  |  |
| P18          | THLD4                                                                       | MCLR/VPP/RE3 ↓ to PGM ↓                                                     | 0    | _    | S     |            |  |  |  |  |
| P19          | Thiz                                                                        | Delay from PGC ↑ to PGD High-Z                                              | 3    | 10   | nS    |            |  |  |  |  |
| P20          | TPPDP                                                                       | Hold time after VPP changes                                                 | 5    | _    | μS    |            |  |  |  |  |

**Note 1:** Do not allow excess time when transitioning MCLR between VIL and VIHH; this can cause spurious program executions to occur. The maximum transition time is:

1 TCY + TPWRT (if enabled) + 1024 Tosc (for LP, HS, HS/PLL and XT modes only) + 2 ms (for HS/PLL mode only) + 1.5 μs (for EC mode only) where TCY is the instruction cycle time, TPWRT is the Power-up Timer period and Tosc is the oscillator period. For specific values, refer to the Electrical Characteristics section of the device data sheet for the particular device.

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.